OpenCores
URL https://opencores.org/ocsvn/can/can/trunk

Subversion Repositories can

[/] [can/] [trunk/] [rtl/] - Rev 138

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
138 Header changed. Address latched to posedge. bus_off_on signal added. mohor 7461d 00h /can/trunk/rtl/
137 Header changed. mohor 7461d 01h /can/trunk/rtl/
136 Error counters changed. mohor 7461d 01h /can/trunk/rtl/
135 Header changed. mohor 7461d 01h /can/trunk/rtl/
134 Active high/low problem when Altera devices are used. Bug fixed by
Rojhalat Ibrahim.
mohor 7568d 22h /can/trunk/rtl/
130 mbist signals updated according to newest convention markom 7575d 09h /can/trunk/rtl/
129 Error counters changed. mohor 7591d 18h /can/trunk/rtl/
126 Error counters fixed to be compatible with Bosch VHDL reference model.
Small synchronization changes.
mohor 7592d 14h /can/trunk/rtl/
125 Synchronization changed, error counters fixed. mohor 7596d 20h /can/trunk/rtl/
124 ALTERA_RAM supported. mohor 7617d 02h /can/trunk/rtl/
121 When detecting bus-free, signal bus_free_cnt_en was cleared to zero
although the last sampled bit was zero instead of one.
mohor 7624d 08h /can/trunk/rtl/
118 Artisan RAM fixed (when not using BIST). mohor 7633d 05h /can/trunk/rtl/
117 Tristate signal tx_o is separated to tx_o and tx_oen_o. Both signals need
to be joined together on higher level.
mohor 7633d 05h /can/trunk/rtl/
115 Artisan ram instances added. simons 7638d 23h /can/trunk/rtl/
112 Tx and rx length are limited to 8 bytes regardless to the DLC value. tadejm 7666d 00h /can/trunk/rtl/
111 Fixed according to the linter.
Case statement for data_out joined.
mohor 7668d 00h /can/trunk/rtl/
110 Fixed according to the linter. mohor 7668d 00h /can/trunk/rtl/
109 Fixed according to the linter. mohor 7668d 01h /can/trunk/rtl/
108 Fixed according to the linter. mohor 7668d 01h /can/trunk/rtl/
107 Fixed according to the linter. mohor 7668d 02h /can/trunk/rtl/
106 Unused signal removed. mohor 7674d 00h /can/trunk/rtl/
104 Synchronization fixed. In some strange cases it didn't work according to
the VHDL reference model.
tadejm 7674d 13h /can/trunk/rtl/
102 Little fixes (to fix warnings). mohor 7677d 04h /can/trunk/rtl/
100 Synchronization changed. mohor 7681d 06h /can/trunk/rtl/
99 PCI_BIST replaced with CAN_BIST. mohor 7681d 06h /can/trunk/rtl/
97 Overrun fifo implemented with FFs, because it is not possible to create such a memory. simons 7686d 17h /can/trunk/rtl/
95 Virtual silicon ram instances added. simons 7686d 18h /can/trunk/rtl/
93 synthesis full_case parallel_case fixed. mohor 7692d 05h /can/trunk/rtl/
92 clkout is clk/2 after the reset. mohor 7692d 14h /can/trunk/rtl/
90 paralel_case and full_case compiler directives added to case statements. mohor 7693d 03h /can/trunk/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.