OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [asyst_2/] [rtl/] - Rev 100

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
100 *** empty log message *** mohor 7467d 17h /dbg_interface/tags/asyst_2/rtl/
99 cpu registers added. mohor 7467d 17h /dbg_interface/tags/asyst_2/rtl/
97 Working. mohor 7468d 20h /dbg_interface/tags/asyst_2/rtl/
95 Temp version. mohor 7469d 09h /dbg_interface/tags/asyst_2/rtl/
94 temp version. Resets will be changed in next version. mohor 7469d 19h /dbg_interface/tags/asyst_2/rtl/
93 tmp version. mohor 7470d 20h /dbg_interface/tags/asyst_2/rtl/
92 temp version. mohor 7474d 00h /dbg_interface/tags/asyst_2/rtl/
91 tmp version. mohor 7474d 19h /dbg_interface/tags/asyst_2/rtl/
90 tmp version. mohor 7475d 14h /dbg_interface/tags/asyst_2/rtl/
89 temp4 version. mohor 7476d 20h /dbg_interface/tags/asyst_2/rtl/
88 temp3 version. mohor 7477d 15h /dbg_interface/tags/asyst_2/rtl/
87 tmp2 version. mohor 7478d 20h /dbg_interface/tags/asyst_2/rtl/
86 Tmp version. mohor 7491d 16h /dbg_interface/tags/asyst_2/rtl/
83 Small fix. mohor 7491d 16h /dbg_interface/tags/asyst_2/rtl/
82 New directory structure. New version of the debug interface. mohor 7491d 17h /dbg_interface/tags/asyst_2/rtl/
81 New directory structure. New version of the debug interface.
Files that are not needed removed.
mohor 7491d 17h /dbg_interface/tags/asyst_2/rtl/
77 MBIST chain connection fixed. mohor 7552d 14h /dbg_interface/tags/asyst_2/rtl/
73 CRC logic changed. mohor 7552d 16h /dbg_interface/tags/asyst_2/rtl/
71 Mbist support added. simons 7554d 22h /dbg_interface/tags/asyst_2/rtl/
67 Lower two address lines must be always zero. simons 7587d 18h /dbg_interface/tags/asyst_2/rtl/
65 WB_CNTL register added, some syncronization fixes. simons 7588d 17h /dbg_interface/tags/asyst_2/rtl/
63 Three more chains added for cpu debug access. simons 7608d 18h /dbg_interface/tags/asyst_2/rtl/
61 Lapsus fixed. simons 7636d 18h /dbg_interface/tags/asyst_2/rtl/
59 Reset value for riscsel register set to 1. simons 7636d 18h /dbg_interface/tags/asyst_2/rtl/
57 Multiple cpu support added. simons 7636d 20h /dbg_interface/tags/asyst_2/rtl/
53 Trst active high. Inverted on higher layer. mohor 7903d 17h /dbg_interface/tags/asyst_2/rtl/
52 Trst signal is not inverted here any more. Inverted on higher layer !!!. mohor 7903d 18h /dbg_interface/tags/asyst_2/rtl/
51 WISHBONE Scan Chain is changed to reflect state of the WISHBONE access (WBInProgress bit added). Internal counter is used (counts 256 wb_clk cycles) and when counter exceeds that value, wb_cyc_o is negated. mohor 7931d 05h /dbg_interface/tags/asyst_2/rtl/
47 mon_cntl_o signals that controls monitor mux added. mohor 8086d 17h /dbg_interface/tags/asyst_2/rtl/
46 Asynchronous reset used instead of synchronous. mohor 8094d 23h /dbg_interface/tags/asyst_2/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.