OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_15/] [rtl/] [verilog/] - Rev 158

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
158 root 5594d 01h /dbg_interface/tags/rel_15/rtl/verilog/
109 This commit was manufactured by cvs2svn to create tag 'rel_15'. 7471d 14h /dbg_interface/tags/rel_15/rtl/verilog/
108 Reset values width added because of FV, a good sentence changed because some tools can not handle it. simons 7471d 14h /dbg_interface/tags/rel_15/rtl/verilog/
106 Sensitivity list updated. simons 7472d 12h /dbg_interface/tags/rel_15/rtl/verilog/
104 cpu_tall_o is set with cpu_stb_o or register. mohor 7473d 02h /dbg_interface/tags/rel_15/rtl/verilog/
102 New version. mohor 7473d 03h /dbg_interface/tags/rel_15/rtl/verilog/
101 Almost finished. mohor 7473d 04h /dbg_interface/tags/rel_15/rtl/verilog/
100 *** empty log message *** mohor 7474d 06h /dbg_interface/tags/rel_15/rtl/verilog/
99 cpu registers added. mohor 7474d 06h /dbg_interface/tags/rel_15/rtl/verilog/
97 Working. mohor 7475d 09h /dbg_interface/tags/rel_15/rtl/verilog/
95 Temp version. mohor 7475d 22h /dbg_interface/tags/rel_15/rtl/verilog/
94 temp version. Resets will be changed in next version. mohor 7476d 09h /dbg_interface/tags/rel_15/rtl/verilog/
93 tmp version. mohor 7477d 10h /dbg_interface/tags/rel_15/rtl/verilog/
92 temp version. mohor 7480d 13h /dbg_interface/tags/rel_15/rtl/verilog/
91 tmp version. mohor 7481d 08h /dbg_interface/tags/rel_15/rtl/verilog/
90 tmp version. mohor 7482d 03h /dbg_interface/tags/rel_15/rtl/verilog/
89 temp4 version. mohor 7483d 09h /dbg_interface/tags/rel_15/rtl/verilog/
88 temp3 version. mohor 7484d 04h /dbg_interface/tags/rel_15/rtl/verilog/
87 tmp2 version. mohor 7485d 09h /dbg_interface/tags/rel_15/rtl/verilog/
86 Tmp version. mohor 7498d 05h /dbg_interface/tags/rel_15/rtl/verilog/
83 Small fix. mohor 7498d 06h /dbg_interface/tags/rel_15/rtl/verilog/
82 New directory structure. New version of the debug interface. mohor 7498d 06h /dbg_interface/tags/rel_15/rtl/verilog/
81 New directory structure. New version of the debug interface.
Files that are not needed removed.
mohor 7498d 06h /dbg_interface/tags/rel_15/rtl/verilog/
77 MBIST chain connection fixed. mohor 7559d 03h /dbg_interface/tags/rel_15/rtl/verilog/
73 CRC logic changed. mohor 7559d 05h /dbg_interface/tags/rel_15/rtl/verilog/
71 Mbist support added. simons 7561d 11h /dbg_interface/tags/rel_15/rtl/verilog/
67 Lower two address lines must be always zero. simons 7594d 07h /dbg_interface/tags/rel_15/rtl/verilog/
65 WB_CNTL register added, some syncronization fixes. simons 7595d 06h /dbg_interface/tags/rel_15/rtl/verilog/
63 Three more chains added for cpu debug access. simons 7615d 07h /dbg_interface/tags/rel_15/rtl/verilog/
61 Lapsus fixed. simons 7643d 07h /dbg_interface/tags/rel_15/rtl/verilog/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.