OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_12/] - Rev 92

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
92 Some defines that are used in testbench only were moved to tb_eth_defines.v
file.
mohor 8128d 23h /ethmac/tags/rel_12/
91 Comments in Slovene language removed. mohor 8128d 23h /ethmac/tags/rel_12/
90 casex changed with case, fifo reset changed. mohor 8128d 23h /ethmac/tags/rel_12/
89 TX_BD_NUM, MAC_ADDR0 and MAC_ADDR1 register description
changed.
mohor 8132d 21h /ethmac/tags/rel_12/
88 rx_fifo was not always cleared ok. Fixed. mohor 8138d 20h /ethmac/tags/rel_12/
87 Status was not latched correctly sometimes. Fixed. mohor 8138d 22h /ethmac/tags/rel_12/
86 Big Endian problem when sending frames fixed. mohor 8140d 05h /ethmac/tags/rel_12/
85 Log info was missing. mohor 8145d 15h /ethmac/tags/rel_12/
84 LinkFail signal was not latching appropriate bit. mohor 8145d 15h /ethmac/tags/rel_12/
83 MAC address recognition was not correct (bytes swaped). mohor 8145d 15h /ethmac/tags/rel_12/
82 Byte ordering changed (Big Endian used). casex changed with case because
Xilinx Foundation had problems. Tested in HW. It WORKS.
mohor 8145d 17h /ethmac/tags/rel_12/
81 Typos fixed, INT_SOURCE and INT_MASK registers changed. mohor 8145d 17h /ethmac/tags/rel_12/
80 Small fixes for external/internal DMA missmatches. mohor 8149d 19h /ethmac/tags/rel_12/
79 RetryCntLatched was unused and removed from design mohor 8149d 19h /ethmac/tags/rel_12/
78 WB_SEL_I was unused and removed from design mohor 8149d 19h /ethmac/tags/rel_12/
77 Interrupts changed mohor 8149d 19h /ethmac/tags/rel_12/
76 Interrupts changed in the top file mohor 8149d 20h /ethmac/tags/rel_12/
75 r_Bro is used for accepting/denying frames mohor 8149d 20h /ethmac/tags/rel_12/
74 Reset values are passed to registers through parameters mohor 8149d 20h /ethmac/tags/rel_12/
73 Number of interrupts changed mohor 8149d 20h /ethmac/tags/rel_12/
72 Retry is not activated when a Tx Underrun occured mohor 8153d 23h /ethmac/tags/rel_12/
71 Address recognition system added. Buffer Descriptors changed. DMA section
changed. Ports changed.
mohor 8158d 00h /ethmac/tags/rel_12/
70 Small fixes. mohor 8158d 01h /ethmac/tags/rel_12/
69 Define missmatch fixed. mohor 8158d 22h /ethmac/tags/rel_12/
68 Registered trimmed. Unused registers removed. mohor 8159d 22h /ethmac/tags/rel_12/
67 EXTERNAL_DMA used instead of WISHBONE_DMA. mohor 8159d 23h /ethmac/tags/rel_12/
66 Testbench fixed, code simplified, unused signals removed. mohor 8160d 04h /ethmac/tags/rel_12/
65 Testbench fixed, code simplified, unused signals removed. mohor 8160d 05h /ethmac/tags/rel_12/
64 Status was not written correctly when frames were discarted because of
address mismatch.
mohor 8160d 19h /ethmac/tags/rel_12/
63 RxAbort is connected differently. mohor 8160d 22h /ethmac/tags/rel_12/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.