OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_20/] - Rev 116

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
116 Testing environment also includes traffic cop, memory interface and host
interface.
mohor 7995d 04h /ethmac/tags/rel_20/
115 RxBDAddress takes `ETH_TX_BD_NUM_DEF value after reset. mohor 7996d 01h /ethmac/tags/rel_20/
114 EXTERNAL_DMA removed. External DMA not supported. mohor 7996d 23h /ethmac/tags/rel_20/
113 RxPointer bug fixed. mohor 8003d 15h /ethmac/tags/rel_20/
112 Previous bug wasn't succesfully removed. Now fixed. mohor 8004d 04h /ethmac/tags/rel_20/
111 Master state machine had a bug when switching from master write to
master read.
mohor 8004d 18h /ethmac/tags/rel_20/
110 m_wb_cyc_o signal released after every single transfer. mohor 8004d 21h /ethmac/tags/rel_20/
109 Comment removed. mohor 8004d 21h /ethmac/tags/rel_20/
108 Testbench supports unaligned accesses. mohor 8072d 07h /ethmac/tags/rel_20/
107 TX_BUF_BASE changed. mohor 8072d 07h /ethmac/tags/rel_20/
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8072d 07h /ethmac/tags/rel_20/
105 Compiler directives added. Tx and Rx fifo size incremented. A "late collision"
bug fixed.
mohor 8081d 09h /ethmac/tags/rel_20/
104 FCS should not be included in NibbleMinFl. mohor 8083d 03h /ethmac/tags/rel_20/
103 Wishbone signals are registered when ETH_REGISTERED_OUTPUTS is
selected in eth_defines.v
mohor 8083d 03h /ethmac/tags/rel_20/
102 Interrupts are visible in the ETH_INT_SOURCE regardless if they are enabled
or not.
mohor 8083d 04h /ethmac/tags/rel_20/
101 Short frame and ReceivedLengthOK were not detected correctly. mohor 8083d 04h /ethmac/tags/rel_20/
100 Generic ram or Xilinx ram can be used in fifo (selectable by setting
ETH_FIFO_XILINX in eth_defines.v).
mohor 8083d 04h /ethmac/tags/rel_20/
99 Document revised. mohor 8090d 02h /ethmac/tags/rel_20/
98 Document revised. mohor 8090d 03h /ethmac/tags/rel_20/
97 Small typo fixed. lampret 8107d 01h /ethmac/tags/rel_20/
96 Any address can be used for Tx and Rx BD pointers. Address does not need
to be aligned.
mohor 8111d 01h /ethmac/tags/rel_20/
95 md_padoen_o changed to md_padoe_o. Signal was always active high, just
name was incorrect.
mohor 8111d 04h /ethmac/tags/rel_20/
94 When clear and read/write are active at the same time, cnt and pointers are
set to 1.
mohor 8111d 04h /ethmac/tags/rel_20/
93 When in promiscous mode some frames were not received correctly. Fixed. mohor 8116d 02h /ethmac/tags/rel_20/
92 Some defines that are used in testbench only were moved to tb_eth_defines.v
file.
mohor 8117d 05h /ethmac/tags/rel_20/
91 Comments in Slovene language removed. mohor 8117d 05h /ethmac/tags/rel_20/
90 casex changed with case, fifo reset changed. mohor 8117d 05h /ethmac/tags/rel_20/
89 TX_BD_NUM, MAC_ADDR0 and MAC_ADDR1 register description
changed.
mohor 8121d 03h /ethmac/tags/rel_20/
88 rx_fifo was not always cleared ok. Fixed. mohor 8127d 01h /ethmac/tags/rel_20/
87 Status was not latched correctly sometimes. Fixed. mohor 8127d 04h /ethmac/tags/rel_20/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.