OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] - Rev 232

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
232 More code cleanup on sample projects. SDLC2LCD should now match the Open8_II project model. jshamlet 1512d 12h /open8_urisc/trunk/
231 Updated sample projects and added elapsed time capture (chronometer) module jshamlet 1512d 12h /open8_urisc/trunk/
230 Added two sample projects that show how to connect and program an Open8 system jshamlet 1515d 23h /open8_urisc/trunk/
229 Created a new version of the system timer with 24-bit, 1-uS resolution. The new timer has a much different register interface, so it is now o8_sys_timer_ii. jshamlet 1516d 09h /open8_urisc/trunk/
228 Added an initialization constant for the OPEN8_BUS_TYPE record. jshamlet 1516d 23h /open8_urisc/trunk/
227 Added a demonstration Open8_cfg.vhd file, which is used to configure the system constants. It also provides a function that makes it easy to merge read buses. jshamlet 1517d 06h /open8_urisc/trunk/
226 Forgot the updated package file... jshamlet 1517d 10h /open8_urisc/trunk/
225 Added Halt_Ack to go with Halt_Req. jshamlet 1517d 10h /open8_urisc/trunk/
224 Finished new Open8 bus record, which now includes the clock, reset and a microsecond tick. The CPU now accepts a clock and pll_locked signal, which it uses to generate the system reset in the bus record. It also contains a simple microsecond counter to feed the usec_tick in the record. This logic was removed from the real time clock and system timer entities, which now use the global version. Bus connections should be dramatically simplified, as only the read logic and interrupts are still run as separate signals. jshamlet 1517d 12h /open8_urisc/trunk/
223 Added an OPEN8_BUS_TYPE record to simplify connection to Open8 modules. The CPU now passes and Open8_Bus out, which supplies the bus address, write enable, write data, and read enable. Read data and interrupts are still handled as separate signals, since they are muxed/connected at the next level up. jshamlet 1518d 05h /open8_urisc/trunk/
222 Created a modified version of the epoch timer with a 32-bit, 1-uS resolution timer/comparator. jshamlet 1518d 11h /open8_urisc/trunk/
221 o8_vdsm8.vhd now has a default value assigned at compile time, o8_register.vhd was cleaned up some more. jshamlet 1519d 05h /open8_urisc/trunk/
220 More revision sections added jshamlet 1519d 05h /open8_urisc/trunk/
219 Added revision block and corrected creation date. jshamlet 1519d 06h /open8_urisc/trunk/
218 Revision sections added,
vdsm8.vhd added.
jshamlet 1519d 06h /open8_urisc/trunk/
217 Broke out the vdsm8 as a separate entity, since it is used in several places,
Even MORE code cleanup.
jshamlet 1519d 06h /open8_urisc/trunk/
216 Fixed missing parenthesis jshamlet 1519d 08h /open8_urisc/trunk/
215 More code cleanup jshamlet 1519d 08h /open8_urisc/trunk/
214 Initial add of some older code jshamlet 1523d 06h /open8_urisc/trunk/
213 Code and comment cleanup jshamlet 1523d 07h /open8_urisc/trunk/
212 Fixed issue with rewritten epoch timer not clearing alarm on set point write. jshamlet 1523d 13h /open8_urisc/trunk/
211 Ok, this time with feeling. Timer should now properly reset on interval update. jshamlet 1524d 11h /open8_urisc/trunk/
210 Modified the timers to reset on new interval write. This avoids an issue in the original design where the timer had to reach zero before updating, potentially causing unwanted interrupts.
Also added a flag to the CPU to allow interrupts to be processed sequentially based on the state of the I bit. This one is set to false by default, as it is a significant change in interrupt behavior. Long, and reentrant, ISRs can clear the I bit prematurely to allow themselves to be interrupted.
Lastly, added the I bit to the exported flags for possible use in memory protection schemes.
jshamlet 1524d 13h /open8_urisc/trunk/
209 Fixed an issue in the PIT timer that caused an immediate interrupt on interval write,
Fixed an issue in the epoch timer that resulted in a spurious interrupt due to extra LSB's being set by default in the set point register,
While cleaning elsewhere, founding a spacing issue in the CPU HDL,
Added a 4k ROM and MW core.
jshamlet 1525d 02h /open8_urisc/trunk/
208 Removed unnecessary package references jshamlet 1525d 11h /open8_urisc/trunk/
207 Added a simple 8-bit, fixed asynchronous serial interface with compile time settable bit-rate, parity enable, and parity mode generics. jshamlet 1526d 04h /open8_urisc/trunk/
206 Merged interrupt logic with other clocked process. jshamlet 1529d 23h /open8_urisc/trunk/
205 More code and comment cleanup for the new SDLC engine jshamlet 1529d 23h /open8_urisc/trunk/
204 Fixed more incorrect comments jshamlet 1530d 00h /open8_urisc/trunk/
203 Removed an extra delay FF from the bitclock rising edge signal for the clock slave configuration to better center the rising edge pulse on the receive signal. jshamlet 1530d 06h /open8_urisc/trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.