OpenCores
URL https://opencores.org/ocsvn/openarty/openarty/trunk

Subversion Repositories openarty

[/] [openarty/] [trunk/] - Rev 47

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
47 Updated. dgisselq 2791d 04h /openarty/trunk/
46 Sped the UART simulator back up to 1MBaud. dgisselq 2791d 04h /openarty/trunk/
45 Updated the flash, and the flash test bench, for Quad I/O read commands. dgisselq 2791d 04h /openarty/trunk/
44 Fixed the flash so that it now runs in 1) high speed (41MHz), and 2) that it
doesn't struggle to do read bursts. This should greatly speed up access time.
dgisselq 2791d 04h /openarty/trunk/
43 Cleaned up the CPU memory documentation. dgisselq 2791d 04h /openarty/trunk/
42 Fixed up the CPU so that it passes a multiply test bench, in addition to the
CPU test.
dgisselq 2791d 04h /openarty/trunk/
41 Added the CPU test program to the Arty distribution. This works. dgisselq 2791d 04h /openarty/trunk/
40 Fixed a problem with the declaration of variables to be volatile. dgisselq 2791d 04h /openarty/trunk/
39 Fixes the OLED test so that it runs using the DMA. dgisselq 2791d 04h /openarty/trunk/
38 ZipLoad can now load programs to non-reset locations. dgisselq 2791d 04h /openarty/trunk/
37 Updated documentation and copyright. dgisselq 2791d 04h /openarty/trunk/
36 Lots of changes, see the git changelog for details. dgisselq 2797d 13h /openarty/trunk/
35 Added comments and copyright notice. dgisselq 2801d 00h /openarty/trunk/
34 These updates bring the distribution along to the point where both the GPS
clock subsecond tracking, as well as the OLEDrgb controller now work.
dgisselq 2801d 02h /openarty/trunk/
33 Fixed the network receive CRC and MAC checking, and added ip-checking and
minimum packet length checking to the receiver.
dgisselq 2806d 08h /openarty/trunk/
32 Brought the CPU to its first working version, to include demo. dgisselq 2807d 11h /openarty/trunk/
31 Initial network is now working. Adding CPU control files to repository. dgisselq 2808d 04h /openarty/trunk/
30 Network transmit and MIG memory both work now, though the clock speed has
been dropped to 80.125MHz.
dgisselq 2808d 04h /openarty/trunk/
29 Here's the memory pin list, necessary for running Xilinx's Memory Interface
Generator.
dgisselq 2836d 00h /openarty/trunk/
28 Including the updates and corrections from the wbuart32 project. dgisselq 2836d 01h /openarty/trunk/
27 Bus changes ... dgisselq 2836d 01h /openarty/trunk/
26 Adjusted the timing comments. dgisselq 2836d 01h /openarty/trunk/
25 The memory now works. However, the core speed has been lowered to 81.25MHz
to do this. The top level file is no longer fasttop.v, but toplevel.v.
dgisselq 2844d 09h /openarty/trunk/
24 Here are the updates from the first (failed) attempt to try to integrate
the DDR3 SDRAM controller onto this board.
dgisselq 2863d 05h /openarty/trunk/
23 Includes settings necessary for the Arty to load from flash builds, and to
reconfigure itself later.
dgisselq 2873d 04h /openarty/trunk/
22 A useful script for programming the device, given that the current device
program includes a valid comms interface.
dgisselq 2873d 04h /openarty/trunk/
21 Removed the OLED controller one additional clock from the bus. This was
necessary to maintain the 200MHz clock speed, especially given the growing
fanout of the device bus.
dgisselq 2873d 04h /openarty/trunk/
20 Lots of bug fixes: After turning on XIP, and running in XIP mode, leaving XIP
mode turns it back off again, necessitating a new write to the VCon register.
Further, XIP mode starts in extended SPI mode, and only transfers in QSPI
mode for data. Finally, two new commands have been created: enabling the
SPI memory reset, and actually resetting the SPI memory. In general, these
are all better--as the EQSPI flash controller now works with these changes,
whereby it didn't really work without them before.
dgisselq 2873d 04h /openarty/trunk/
19 Creates an LED mask portion of writing to the LED's register. Only those
bits specified in the mask (bits [7:4]) will be adjusted in the LED
register on a write. Hence to set all on, set the LED register to 0x0ff,
all off, 0x0f0, or to set LED 0 to on while leaving the others unchanged,
set it to 0x011.
dgisselq 2873d 04h /openarty/trunk/
18 The device can now program and configure itself, allowing bootstrap possibilities.
`
dgisselq 2873d 04h /openarty/trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.