Rev |
Log message |
Author |
Age |
Path |
50 |
Updated the CPU and distribution in general to handle 8-bit bytes. |
dgisselq |
2625d 14h |
/openarty/trunk/ |
49 |
Moved the location of the ZIPSYSTEM in memory, made the artyboard.h constants
more friendly and more complete, fixed two bugs in the CPU (jumps to breaks,
and s/w clearing of icache), added a NO_USERMODE option to the CPU, and more.
Rebuild any user programs before using this build. |
dgisselq |
2750d 03h |
/openarty/trunk/ |
48 |
Greatly expanded the specification, including how to's, getting started guide,
register definitions, etc. |
dgisselq |
2752d 16h |
/openarty/trunk/ |
47 |
Updated. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
46 |
Sped the UART simulator back up to 1MBaud. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
45 |
Updated the flash, and the flash test bench, for Quad I/O read commands. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
44 |
Fixed the flash so that it now runs in 1) high speed (41MHz), and 2) that it
doesn't struggle to do read bursts. This should greatly speed up access time. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
43 |
Cleaned up the CPU memory documentation. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
42 |
Fixed up the CPU so that it passes a multiply test bench, in addition to the
CPU test. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
41 |
Added the CPU test program to the Arty distribution. This works. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
40 |
Fixed a problem with the declaration of variables to be volatile. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
39 |
Fixes the OLED test so that it runs using the DMA. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
38 |
ZipLoad can now load programs to non-reset locations. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
37 |
Updated documentation and copyright. |
dgisselq |
2770d 07h |
/openarty/trunk/ |
36 |
Lots of changes, see the git changelog for details. |
dgisselq |
2776d 17h |
/openarty/trunk/ |
35 |
Added comments and copyright notice. |
dgisselq |
2780d 04h |
/openarty/trunk/ |
34 |
These updates bring the distribution along to the point where both the GPS
clock subsecond tracking, as well as the OLEDrgb controller now work. |
dgisselq |
2780d 06h |
/openarty/trunk/ |
33 |
Fixed the network receive CRC and MAC checking, and added ip-checking and
minimum packet length checking to the receiver. |
dgisselq |
2785d 12h |
/openarty/trunk/ |
32 |
Brought the CPU to its first working version, to include demo. |
dgisselq |
2786d 15h |
/openarty/trunk/ |
31 |
Initial network is now working. Adding CPU control files to repository. |
dgisselq |
2787d 08h |
/openarty/trunk/ |
30 |
Network transmit and MIG memory both work now, though the clock speed has
been dropped to 80.125MHz. |
dgisselq |
2787d 08h |
/openarty/trunk/ |
29 |
Here's the memory pin list, necessary for running Xilinx's Memory Interface
Generator. |
dgisselq |
2815d 04h |
/openarty/trunk/ |
28 |
Including the updates and corrections from the wbuart32 project. |
dgisselq |
2815d 05h |
/openarty/trunk/ |
27 |
Bus changes ... |
dgisselq |
2815d 05h |
/openarty/trunk/ |
26 |
Adjusted the timing comments. |
dgisselq |
2815d 05h |
/openarty/trunk/ |
25 |
The memory now works. However, the core speed has been lowered to 81.25MHz
to do this. The top level file is no longer fasttop.v, but toplevel.v. |
dgisselq |
2823d 13h |
/openarty/trunk/ |
24 |
Here are the updates from the first (failed) attempt to try to integrate
the DDR3 SDRAM controller onto this board. |
dgisselq |
2842d 08h |
/openarty/trunk/ |
23 |
Includes settings necessary for the Arty to load from flash builds, and to
reconfigure itself later. |
dgisselq |
2852d 08h |
/openarty/trunk/ |
22 |
A useful script for programming the device, given that the current device
program includes a valid comms interface. |
dgisselq |
2852d 08h |
/openarty/trunk/ |
21 |
Removed the OLED controller one additional clock from the bus. This was
necessary to maintain the 200MHz clock speed, especially given the growing
fanout of the device bus. |
dgisselq |
2852d 08h |
/openarty/trunk/ |