OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] - Rev 623

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
623 cleanup source code
Demo/OpenRISC_SIM_GCC/arch/support.h
Demo/OpenRISC_SIM_GCC/arch/interrupts.h
Demo/OpenRISC_SIM_GCC/arch/link.ld

add gpio driver

add gpio base address definition
filepang 4698d 21h /openrisc/
622 update uart driver for support multiple uart cores
from http://opencores.org/ocsvn/openrisc/openrisc/trunk/orpsocv2/sw/drivers/uart
filepang 4699d 00h /openrisc/
621 update sim.cfg for newer version of Or1ksim.
remove unused files.
cleanup source code.

insert non-local jump(setjmp) in xPortStartScheduler. now xPortStartScheduler() will
be returned by xPortEndScheduler().
filepang 4700d 16h /openrisc/
620 remove unused file
cleanup makefile
update uart_init(), disable interrupt before initialize.
jeremybennett 4701d 05h /openrisc/
619 ORPSoC OR1200 fix and regression test for bug 51.

signed-off Julius Baxter
reviewed by Stefan Kristiansson
julius 4709d 16h /openrisc/
618 Remove unused parameter Tp olof 4709d 23h /openrisc/
617 Set tx_negedge correctly (Fixes bug #12) olof 4714d 02h /openrisc/
616 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
615 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
614 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
613 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
612 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
611 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
610 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
609 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
608 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
607 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
606 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
605 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
604 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
603 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
602 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
601 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
600 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
599 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
598 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
597 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
596 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
595 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/
594 Initial port of FreeRTOS by filepang (Kim Sung Su). jeremybennett 4715d 01h /openrisc/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.