OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [tags/] [or1ksim/] [or1ksim-0.5.0rc2/] - Rev 226

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
226 Orksim floating point support additions, spr-defs.h updates, newlib cache init routines updated julius 5127d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
224 Add new library functions and modify existing ones. Change the parameter type enumarations to upper case. New (simplified and corrected) config file parsing. No include files or default sim.cfg. jeremybennett 5127d 11h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
220 Updated library interface to take a full command line (this will break all old code). Added -q/--quiet and --report-memory-errors flags to command line. Fixed all tests to match this. jeremybennett 5134d 02h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
202 Adding executed log in binary format capability to or1ksim julius 5140d 06h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
144 Missing file to fix bug 1797. jeremybennett 5157d 05h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
143 Fix building for Cygwin with GCC 3.4.4 (Bug 1797). Fix breakpoints with instruction cache enabled (Bug 195). jeremybennett 5157d 07h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
134 Updates for stable release 0.4.0 jeremybennett 5165d 10h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
127 New config option to allow l.xori with unsigned operand. jeremybennett 5171d 07h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
124 Overflow handling now in line with architecture manual. Tests added. jeremybennett 5172d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
123 Implementation of l.mfspr and l.mtspr corrected to use bitwise OR rather than addition. Associated tests added. jeremybennett 5172d 07h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
122 Added l.ror and l.rori with associated tests. jeremybennett 5173d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
121 Adds exception handling to l.jalr and l.jr. Adds appropriate tests. jeremybennett 5173d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
118 New tests of multiply. Improved tests of exception handling for addition and division. Improvements to instruction testing library. jeremybennett 5174d 00h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
116 Updated to fix l.maci and add tests for l.mac, l.maci, l.macrc and l.msb. Fixed bugs in the old Or1ksim mul test at the same time. jeremybennett 5176d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
115 Added support for l.fl1 and tests for l.ff1 and l.fl1 jeremybennett 5177d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
114 l.addic added. Tests of l.add, l.addc, l.addi and l.addic completed. All set overflow correctly, triggering a range exception if the OVE bit is set in the SR. jeremybennett 5177d 04h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
112 Tidy ups to Ethernet test fixes. new tests for l.add. Fixes so l.add computes overflow correctly, and generates a range exception if the the OVE bit is set in the supervision register. jeremybennett 5178d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
110 or1ksim make check should work without a libc in the or32-elf tools julius 5179d 04h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
107 New instruction set testing infrastructure. Fix for l.div/li.divu (Bug 1770) and tests for that bug. jeremybennett 5181d 04h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
106 Removing old tests, pending addition of new ones. jeremybennett 5181d 04h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
104 Candidate release 0.4.0rc4 jeremybennett 5184d 11h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
101 ChangeLog updated for floating point support. Fixed bug in generic peripheral upcalls. Upped release date in configure.ac. Removed redundant debugging print in abstract.c jeremybennett 5193d 05h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
100 Single precision FPU stuff for or1ksim julius 5193d 07h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
99 Bug in test evaluation for library fixed. jeremybennett 5198d 05h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
98 Comprehensive testing of the library JTAG interface. Updates to the documentation to warn of issues in using the memory controller. jeremybennett 5199d 06h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
97 Updates to test the new JTAG library interface (not yet complete). jeremybennett 5213d 12h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
96 Various changes which had not been picked up in earlier commits. jeremybennett 5214d 13h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
95 Some tidy ups to the DejaGNU testing.

All Mark Jarvin's fixes for Mac OS X.
jeremybennett 5216d 05h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
93 Additional library tests. Key difference is change to Or1ksim library interface for upcalls to bring closer in to line with SystemC TLM 2.0. jeremybennett 5220d 04h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/
91 Tidy up of some obsolete configuration code. jeremybennett 5227d 03h /openrisc/tags/or1ksim/or1ksim-0.5.0rc2/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.