OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_36/] - Rev 206

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
206 Several modifications to support gdb in a new exception style mode.
This new version works with gdb, and does not require the simulator
to implement a writeable PC.
chris 8333d 03h /or1k/tags/nog_patch_36/
205 Adding debug capabilities. Half done. lampret 8337d 06h /or1k/tags/nog_patch_36/
204 Added function prototypes to stop gcc from complaining erez 8339d 21h /or1k/tags/nog_patch_36/
203 Updated from xess branch. lampret 8341d 11h /or1k/tags/nog_patch_36/
202 changed configure.in and acconfig.h to check for long long
reran autoheader & autoconf
erez 8346d 18h /or1k/tags/nog_patch_36/
201 readfunc() and writefunc() now use unsigned long values instead of unsigned char. erez 8346d 18h /or1k/tags/nog_patch_36/
200 Initial import simons 8350d 02h /or1k/tags/nog_patch_36/
199 Initial import simons 8350d 03h /or1k/tags/nog_patch_36/
198 Moved from testbench.old simons 8352d 14h /or1k/tags/nog_patch_36/
197 This is not used any more. simons 8352d 14h /or1k/tags/nog_patch_36/
196 Configuration SPRs added. simons 8352d 14h /or1k/tags/nog_patch_36/
195 New test added. simons 8352d 14h /or1k/tags/nog_patch_36/
194 Fixed a bug for little endian architectures. Could cause a hang of
gdb under some circumstances.
chris 8352d 22h /or1k/tags/nog_patch_36/
193 Declared RISCOP.RESET to be volatile so that -O2 optimization would
not optimize away the correct behavior by trying to be too clever.
chris 8352d 23h /or1k/tags/nog_patch_36/
192 Removed GlobalMode reference causing problems for --disable-debugmod
option.
chris 8353d 08h /or1k/tags/nog_patch_36/
191 Added UART jitter var to sim config chris 8354d 04h /or1k/tags/nog_patch_36/
190 Added jitter initialization chris 8354d 04h /or1k/tags/nog_patch_36/
189 fixed mode handling for tick facility chris 8354d 04h /or1k/tags/nog_patch_36/
188 fixed PIC interrupt controller chris 8354d 04h /or1k/tags/nog_patch_36/
187 minor change to clear pending exception chris 8354d 04h /or1k/tags/nog_patch_36/
186 major change to UART structure chris 8354d 04h /or1k/tags/nog_patch_36/
185 major change to UART code chris 8354d 04h /or1k/tags/nog_patch_36/
184 modified decode for trace debugging chris 8354d 04h /or1k/tags/nog_patch_36/
183 changed special case for PICSR chris 8354d 04h /or1k/tags/nog_patch_36/
182 updated exception handling procedures chris 8354d 04h /or1k/tags/nog_patch_36/
181 Added trace/stall commands chris 8354d 04h /or1k/tags/nog_patch_36/
180 Updated debug. lampret 8354d 10h /or1k/tags/nog_patch_36/
179 Sim run script lampret 8374d 03h /or1k/tags/nog_patch_36/
178 Some test code lampret 8374d 03h /or1k/tags/nog_patch_36/
177 Improved wb_sram model lampret 8374d 03h /or1k/tags/nog_patch_36/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.