OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_36/] [or1ksim/] [cache/] - Rev 1765

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5577d 18h /or1k/tags/nog_patch_36/or1ksim/cache/
1397 This commit was manufactured by cvs2svn to create tag 'nog_patch_36'. 7018d 01h /or1k/tags/nog_patch_36/or1ksim/cache/
1386 Rework exception handling nogj 7024d 05h /or1k/tags/nog_patch_36/or1ksim/cache/
1382 Nir Mor:
Implemented DCCFGR, ICCFGR, DMMUCFGR and IMMUCFGR spr registers.
nogj 7033d 05h /or1k/tags/nog_patch_36/or1ksim/cache/
1376 aclocal && autoconf && automake phoenix 7052d 05h /or1k/tags/nog_patch_36/or1ksim/cache/
1358 Modularise config file parseing. Paving the way for further modularisation. nogj 7058d 20h /or1k/tags/nog_patch_36/or1ksim/cache/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7067d 23h /or1k/tags/nog_patch_36/or1ksim/cache/
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7081d 03h /or1k/tags/nog_patch_36/or1ksim/cache/
1308 Gyorgy Jeney: extensive cleanup phoenix 7272d 18h /or1k/tags/nog_patch_36/or1ksim/cache/
1249 Downgrading back to automake-1.4 lampret 7437d 18h /or1k/tags/nog_patch_36/or1ksim/cache/
1117 Ignore generated files for CVS purposes sfurman 7780d 18h /or1k/tags/nog_patch_36/or1ksim/cache/
1099 cvs bug fixed markom 7867d 05h /or1k/tags/nog_patch_36/or1ksim/cache/
1085 Bug fixed. simons 7879d 20h /or1k/tags/nog_patch_36/or1ksim/cache/
997 PRINTF should be used instead of printf; command redirection repaired markom 7969d 08h /or1k/tags/nog_patch_36/or1ksim/cache/
992 A bug when cache enabled and bus error comes fixed. simons 7971d 00h /or1k/tags/nog_patch_36/or1ksim/cache/
970 Testbench is now running on ORP architecture platform. simons 7976d 19h /or1k/tags/nog_patch_36/or1ksim/cache/
884 code cleaning - a lot of global variables moved to runtime struct markom 8013d 07h /or1k/tags/nog_patch_36/or1ksim/cache/
876 Beta release of ATA simulation rherveille 8020d 18h /or1k/tags/nog_patch_36/or1ksim/cache/
638 TLBTR CI bit is now working properly. simons 8171d 20h /or1k/tags/nog_patch_36/or1ksim/cache/
631 Real cache access is simulated now. simons 8174d 19h /or1k/tags/nog_patch_36/or1ksim/cache/
626 store buffer added markom 8175d 08h /or1k/tags/nog_patch_36/or1ksim/cache/
541 lot of new parameters concerning memory delays added; bpb parameter moved from cpu to new bpb section; UPDATE YOUR .CFG FILES! markom 8196d 04h /or1k/tags/nog_patch_36/or1ksim/cache/
517 some performance optimizations markom 8200d 03h /or1k/tags/nog_patch_36/or1ksim/cache/
500 Added .cvsignore files for annoying generated files erez 8202d 07h /or1k/tags/nog_patch_36/or1ksim/cache/
429 cache configuration added markom 8224d 02h /or1k/tags/nog_patch_36/or1ksim/cache/
428 cache configuration added markom 8224d 02h /or1k/tags/nog_patch_36/or1ksim/cache/
261 modified memory accesses; added cfg script; added pic test basic entry of vga; some extensions to mc markom 8263d 07h /or1k/tags/nog_patch_36/or1ksim/cache/
247 Major update of the enviorment. Now uses autoconf and automake. The
simulator uses readline aswell to get input from the user. A number of
new files added, some modified. The libc directory is now called support.
jrydberg 8267d 13h /or1k/tags/nog_patch_36/or1ksim/cache/
221 major changes to testbench; debug unit is moved to /debug; memory organization can be customized; UART from simons; overall cleanup markom 8272d 06h /or1k/tags/nog_patch_36/or1ksim/cache/
167 - SPR values corrected
- testbenches now work
- lot of optimizations, use --disable-debugmod for optimal performance
- some tick timer bugs fixed
markom 8349d 03h /or1k/tags/nog_patch_36/or1ksim/cache/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.