OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_39/] [or1ksim/] [cache/] - Rev 1765

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5601d 14h /or1k/tags/nog_patch_39/or1ksim/cache/
1403 This commit was manufactured by cvs2svn to create tag 'nog_patch_39'. 7041d 21h /or1k/tags/nog_patch_39/or1ksim/cache/
1402 Do what dc_clock() did in mtspr() and remove it nogj 7041d 21h /or1k/tags/nog_patch_39/or1ksim/cache/
1386 Rework exception handling nogj 7048d 01h /or1k/tags/nog_patch_39/or1ksim/cache/
1382 Nir Mor:
Implemented DCCFGR, ICCFGR, DMMUCFGR and IMMUCFGR spr registers.
nogj 7057d 01h /or1k/tags/nog_patch_39/or1ksim/cache/
1376 aclocal && autoconf && automake phoenix 7076d 01h /or1k/tags/nog_patch_39/or1ksim/cache/
1358 Modularise config file parseing. Paving the way for further modularisation. nogj 7082d 16h /or1k/tags/nog_patch_39/or1ksim/cache/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7091d 19h /or1k/tags/nog_patch_39/or1ksim/cache/
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7104d 23h /or1k/tags/nog_patch_39/or1ksim/cache/
1308 Gyorgy Jeney: extensive cleanup phoenix 7296d 14h /or1k/tags/nog_patch_39/or1ksim/cache/
1249 Downgrading back to automake-1.4 lampret 7461d 14h /or1k/tags/nog_patch_39/or1ksim/cache/
1117 Ignore generated files for CVS purposes sfurman 7804d 14h /or1k/tags/nog_patch_39/or1ksim/cache/
1099 cvs bug fixed markom 7891d 01h /or1k/tags/nog_patch_39/or1ksim/cache/
1085 Bug fixed. simons 7903d 16h /or1k/tags/nog_patch_39/or1ksim/cache/
997 PRINTF should be used instead of printf; command redirection repaired markom 7993d 04h /or1k/tags/nog_patch_39/or1ksim/cache/
992 A bug when cache enabled and bus error comes fixed. simons 7994d 20h /or1k/tags/nog_patch_39/or1ksim/cache/
970 Testbench is now running on ORP architecture platform. simons 8000d 15h /or1k/tags/nog_patch_39/or1ksim/cache/
884 code cleaning - a lot of global variables moved to runtime struct markom 8037d 03h /or1k/tags/nog_patch_39/or1ksim/cache/
876 Beta release of ATA simulation rherveille 8044d 14h /or1k/tags/nog_patch_39/or1ksim/cache/
638 TLBTR CI bit is now working properly. simons 8195d 16h /or1k/tags/nog_patch_39/or1ksim/cache/
631 Real cache access is simulated now. simons 8198d 15h /or1k/tags/nog_patch_39/or1ksim/cache/
626 store buffer added markom 8199d 04h /or1k/tags/nog_patch_39/or1ksim/cache/
541 lot of new parameters concerning memory delays added; bpb parameter moved from cpu to new bpb section; UPDATE YOUR .CFG FILES! markom 8220d 00h /or1k/tags/nog_patch_39/or1ksim/cache/
517 some performance optimizations markom 8223d 23h /or1k/tags/nog_patch_39/or1ksim/cache/
500 Added .cvsignore files for annoying generated files erez 8226d 03h /or1k/tags/nog_patch_39/or1ksim/cache/
429 cache configuration added markom 8247d 22h /or1k/tags/nog_patch_39/or1ksim/cache/
428 cache configuration added markom 8247d 22h /or1k/tags/nog_patch_39/or1ksim/cache/
261 modified memory accesses; added cfg script; added pic test basic entry of vga; some extensions to mc markom 8287d 03h /or1k/tags/nog_patch_39/or1ksim/cache/
247 Major update of the enviorment. Now uses autoconf and automake. The
simulator uses readline aswell to get input from the user. A number of
new files added, some modified. The libc directory is now called support.
jrydberg 8291d 09h /or1k/tags/nog_patch_39/or1ksim/cache/
221 major changes to testbench; debug unit is moved to /debug; memory organization can be customized; UART from simons; overall cleanup markom 8296d 02h /or1k/tags/nog_patch_39/or1ksim/cache/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.