OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_61/] - Rev 812

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
812 new number parsing, ip parsing markom 8143d 10h /or1k/tags/nog_patch_61/
810 This commit was generated by cvs2svn to compensate for changes in r809,
which included commits to RCS files with non-trunk default branches.
simons 8143d 13h /or1k/tags/nog_patch_61/
808 Elf support added. simons 8143d 13h /or1k/tags/nog_patch_61/
807 sched files moved to support dir markom 8144d 16h /or1k/tags/nog_patch_61/
806 uart now partially uses scheduler markom 8144d 16h /or1k/tags/nog_patch_61/
805 kbd, fb, vga devices now uses scheduler markom 8144d 17h /or1k/tags/nog_patch_61/
804 memory regions can now overlap with MC -- not according to MC spec markom 8145d 10h /or1k/tags/nog_patch_61/
803 Free irq handler fixed. simons 8148d 04h /or1k/tags/nog_patch_61/
802 Cache and tick timer tests fixed. simons 8149d 15h /or1k/tags/nog_patch_61/
801 l.muli instruction added markom 8151d 11h /or1k/tags/nog_patch_61/
800 Bug fixed. simons 8152d 08h /or1k/tags/nog_patch_61/
799 Wrapping around 512k boundary to simulate real hw. simons 8156d 02h /or1k/tags/nog_patch_61/
798 Hardware scroll added. This possible due to the fact that crt is wrapping around 512k boundary. simons 8156d 02h /or1k/tags/nog_patch_61/
797 Changed hardcoded address for fake MC to use a define. lampret 8156d 03h /or1k/tags/nog_patch_61/
796 Removed unused ports wb_clki and wb_rst_i lampret 8156d 03h /or1k/tags/nog_patch_61/
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8156d 07h /or1k/tags/nog_patch_61/
794 Added again just recently removed full_case directive lampret 8156d 07h /or1k/tags/nog_patch_61/
793 Added synthesis off/on for timescale.v included file. lampret 8156d 07h /or1k/tags/nog_patch_61/
792 Fixed port names that changed. lampret 8156d 07h /or1k/tags/nog_patch_61/
791 Fixed some ports in instnatiations that were removed from the modules lampret 8156d 07h /or1k/tags/nog_patch_61/
790 Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives lampret 8156d 07h /or1k/tags/nog_patch_61/
789 Added response from memory controller (addr 0x60000000) lampret 8156d 08h /or1k/tags/nog_patch_61/
788 Some of the warnings fixed. lampret 8156d 08h /or1k/tags/nog_patch_61/
787 Added romfs.tgz lampret 8157d 03h /or1k/tags/nog_patch_61/
786 Moved UCF constraint file to the backend directory. lampret 8157d 03h /or1k/tags/nog_patch_61/
785 Added XSV specific documentation. lampret 8157d 03h /or1k/tags/nog_patch_61/
784 Added soem missing files. lampret 8157d 03h /or1k/tags/nog_patch_61/
783 Added sim directory and sub files/dirs. lampret 8157d 03h /or1k/tags/nog_patch_61/
782 Added the old SW directory. It needs to be updated for the new ORP environment and test cases moved to sw directory. lampret 8157d 03h /or1k/tags/nog_patch_61/
781 Added design compiler scripts. However these are not ready for use yet .... They need to be updated for the ORP sources and ORP sources need to be updated as well. lampret 8157d 03h /or1k/tags/nog_patch_61/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.