OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_61/] [or1ksim/] [cpu/] [or1k/] - Rev 1444

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1444 Move the definitions needed for the simple execution model out of or32.h and into simpl32_defs.h nogj 7069d 19h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1442 Replace some problematic calles to mfspr/mtspr with direct access to the spr nogj 7069d 19h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1432 Collect most of the cpu state variables in a structure (cpu_state) nogj 7069d 19h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1404 Move the function of ic_clock() to mtspr() and remove it nogj 7069d 20h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1402 Do what dc_clock() did in mtspr() and remove it nogj 7069d 20h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1386 Rework exception handling nogj 7075d 23h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1382 Nir Mor:
Implemented DCCFGR, ICCFGR, DMMUCFGR and IMMUCFGR spr registers.
nogj 7084d 23h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1376 aclocal && autoconf && automake phoenix 7103d 23h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1354 typing fixes phoenix 7118d 20h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7119d 18h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7132d 21h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1342 * Fix generate.c to produce a execgen.c with less warnings.
* Fix the --enable-simple configure option.
nogj 7132d 22h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1341 Mark wich operand is the destination operand in the architechture definition nogj 7132d 22h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1338 l.ff1 instruction added andreje 7148d 20h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1319 cpu/sim memory accesses separation, tick, exception, nr. of operands, cycles count,... corrections. phoenix 7236d 12h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1316 added a warning phoenix 7254d 10h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1314 in some cases (cbasic test from orp for example) this caused problems, disable for now phoenix 7254d 10h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1308 Gyorgy Jeney: extensive cleanup phoenix 7324d 12h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1302 compile fix (remove const) phoenix 7342d 10h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1263 simprintf now uses stack vargs -- same as printf markom 7440d 02h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1256 page size is 8192 on or32 phoenix 7480d 15h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1249 Downgrading back to automake-1.4 lampret 7489d 12h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1244 Added "cm" command to copy data inside memory.
Make or1ksim work on little endian platforms.
Port to Mac OS X.
Some bugfixes.
Allow JTAG write access to read-only memory regions.
hpanther 7491d 21h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1203 value stored in ITLB and DTLB match registers was wrong. fixed. phoenix 7576d 08h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1202 at exception print insn number to ease debugging phoenix 7576d 08h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1169 Added support for l.addc instruction. csanchez 7708d 16h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1117 Ignore generated files for CVS purposes sfurman 7832d 12h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1106 Cache invalidate bug fixed again (it was ok before). simons 7912d 19h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1097 Cache invalidate bug fixed. simons 7919d 14h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/
1086 STACK_ARGS is getting obsolete and is only needed by simprintf, which needs it to be 0. lampret 7926d 10h /or1k/tags/nog_patch_61/or1ksim/cpu/or1k/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.