OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_69/] [or1ksim/] [cache/] - Rev 1778

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5595d 21h /or1k/tags/nog_patch_69/or1ksim/cache/
1464 This commit was manufactured by cvs2svn to create tag 'nog_patch_69'. 7036d 04h /or1k/tags/nog_patch_69/or1ksim/cache/
1432 Collect most of the cpu state variables in a structure (cpu_state) nogj 7036d 04h /or1k/tags/nog_patch_69/or1ksim/cache/
1406 Fix the declaration of `sec' in reg_ic_sec nogj 7036d 04h /or1k/tags/nog_patch_69/or1ksim/cache/
1404 Move the function of ic_clock() to mtspr() and remove it nogj 7036d 04h /or1k/tags/nog_patch_69/or1ksim/cache/
1402 Do what dc_clock() did in mtspr() and remove it nogj 7036d 04h /or1k/tags/nog_patch_69/or1ksim/cache/
1386 Rework exception handling nogj 7042d 08h /or1k/tags/nog_patch_69/or1ksim/cache/
1382 Nir Mor:
Implemented DCCFGR, ICCFGR, DMMUCFGR and IMMUCFGR spr registers.
nogj 7051d 08h /or1k/tags/nog_patch_69/or1ksim/cache/
1376 aclocal && autoconf && automake phoenix 7070d 08h /or1k/tags/nog_patch_69/or1ksim/cache/
1358 Modularise config file parseing. Paving the way for further modularisation. nogj 7076d 23h /or1k/tags/nog_patch_69/or1ksim/cache/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7086d 02h /or1k/tags/nog_patch_69/or1ksim/cache/
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7099d 06h /or1k/tags/nog_patch_69/or1ksim/cache/
1308 Gyorgy Jeney: extensive cleanup phoenix 7290d 21h /or1k/tags/nog_patch_69/or1ksim/cache/
1249 Downgrading back to automake-1.4 lampret 7455d 21h /or1k/tags/nog_patch_69/or1ksim/cache/
1117 Ignore generated files for CVS purposes sfurman 7798d 21h /or1k/tags/nog_patch_69/or1ksim/cache/
1099 cvs bug fixed markom 7885d 08h /or1k/tags/nog_patch_69/or1ksim/cache/
1085 Bug fixed. simons 7897d 22h /or1k/tags/nog_patch_69/or1ksim/cache/
997 PRINTF should be used instead of printf; command redirection repaired markom 7987d 11h /or1k/tags/nog_patch_69/or1ksim/cache/
992 A bug when cache enabled and bus error comes fixed. simons 7989d 03h /or1k/tags/nog_patch_69/or1ksim/cache/
970 Testbench is now running on ORP architecture platform. simons 7994d 22h /or1k/tags/nog_patch_69/or1ksim/cache/
884 code cleaning - a lot of global variables moved to runtime struct markom 8031d 09h /or1k/tags/nog_patch_69/or1ksim/cache/
876 Beta release of ATA simulation rherveille 8038d 21h /or1k/tags/nog_patch_69/or1ksim/cache/
638 TLBTR CI bit is now working properly. simons 8189d 23h /or1k/tags/nog_patch_69/or1ksim/cache/
631 Real cache access is simulated now. simons 8192d 22h /or1k/tags/nog_patch_69/or1ksim/cache/
626 store buffer added markom 8193d 11h /or1k/tags/nog_patch_69/or1ksim/cache/
541 lot of new parameters concerning memory delays added; bpb parameter moved from cpu to new bpb section; UPDATE YOUR .CFG FILES! markom 8214d 07h /or1k/tags/nog_patch_69/or1ksim/cache/
517 some performance optimizations markom 8218d 06h /or1k/tags/nog_patch_69/or1ksim/cache/
500 Added .cvsignore files for annoying generated files erez 8220d 10h /or1k/tags/nog_patch_69/or1ksim/cache/
429 cache configuration added markom 8242d 05h /or1k/tags/nog_patch_69/or1ksim/cache/
428 cache configuration added markom 8242d 05h /or1k/tags/nog_patch_69/or1ksim/cache/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.