OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_73/] - Rev 213

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
213 Added test5 for DMA erez 8321d 04h /or1k/tags/nog_patch_73/
212 Added DMA erez 8321d 04h /or1k/tags/nog_patch_73/
211 Added check for "long long" erez 8321d 04h /or1k/tags/nog_patch_73/
210 Updated debug. More cleanup. Added MAC. lampret 8324d 09h /or1k/tags/nog_patch_73/
209 Update debug. lampret 8326d 14h /or1k/tags/nog_patch_73/
208 Initial checkin with working port to or1k chris 8328d 02h /or1k/tags/nog_patch_73/
207 Several major changes to allow gdb to work with an Or1k implementation
that does not need a writeable PC. This version will use the breakpoint
vector and install a new vector into the EPC register, and then single
step out of the breakpoint exception. The breakpoint exception vector
must include only 2 commands: l.rfe and l.nop. Anything else and this
gdb version will fail w/ or1ksim.
chris 8328d 06h /or1k/tags/nog_patch_73/
206 Several modifications to support gdb in a new exception style mode.
This new version works with gdb, and does not require the simulator
to implement a writeable PC.
chris 8328d 06h /or1k/tags/nog_patch_73/
205 Adding debug capabilities. Half done. lampret 8332d 09h /or1k/tags/nog_patch_73/
204 Added function prototypes to stop gcc from complaining erez 8335d 01h /or1k/tags/nog_patch_73/
203 Updated from xess branch. lampret 8336d 14h /or1k/tags/nog_patch_73/
202 changed configure.in and acconfig.h to check for long long
reran autoheader & autoconf
erez 8341d 22h /or1k/tags/nog_patch_73/
201 readfunc() and writefunc() now use unsigned long values instead of unsigned char. erez 8341d 22h /or1k/tags/nog_patch_73/
200 Initial import simons 8345d 05h /or1k/tags/nog_patch_73/
199 Initial import simons 8345d 06h /or1k/tags/nog_patch_73/
198 Moved from testbench.old simons 8347d 17h /or1k/tags/nog_patch_73/
197 This is not used any more. simons 8347d 17h /or1k/tags/nog_patch_73/
196 Configuration SPRs added. simons 8347d 18h /or1k/tags/nog_patch_73/
195 New test added. simons 8347d 18h /or1k/tags/nog_patch_73/
194 Fixed a bug for little endian architectures. Could cause a hang of
gdb under some circumstances.
chris 8348d 02h /or1k/tags/nog_patch_73/
193 Declared RISCOP.RESET to be volatile so that -O2 optimization would
not optimize away the correct behavior by trying to be too clever.
chris 8348d 02h /or1k/tags/nog_patch_73/
192 Removed GlobalMode reference causing problems for --disable-debugmod
option.
chris 8348d 11h /or1k/tags/nog_patch_73/
191 Added UART jitter var to sim config chris 8349d 07h /or1k/tags/nog_patch_73/
190 Added jitter initialization chris 8349d 07h /or1k/tags/nog_patch_73/
189 fixed mode handling for tick facility chris 8349d 07h /or1k/tags/nog_patch_73/
188 fixed PIC interrupt controller chris 8349d 07h /or1k/tags/nog_patch_73/
187 minor change to clear pending exception chris 8349d 07h /or1k/tags/nog_patch_73/
186 major change to UART structure chris 8349d 07h /or1k/tags/nog_patch_73/
185 major change to UART code chris 8349d 07h /or1k/tags/nog_patch_73/
184 modified decode for trace debugging chris 8349d 07h /or1k/tags/nog_patch_73/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.