OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel-0-3-0-rc1/] [or1ksim/] [cpu/] [or1k/] - Rev 561

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
561 Tick timer is not connected to PIC. simons 8239d 18h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
556 support for SPR_SR_EP added; cpu.sr added to config markom 8243d 04h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
535 stats is updated; statical single stats removed; t command output cleaned, added time output; cycles is moved to instructions; cycles now count time markom 8245d 21h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
518 some more performance optimizations markom 8248d 21h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
517 some performance optimizations markom 8248d 22h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
515 uart test updated; simprintf updated markom 8249d 01h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
511 new reporting system markom 8249d 21h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
510 new reporting system markom 8249d 21h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
500 Added .cvsignore files for annoying generated files erez 8251d 01h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
479 connection with gdb repaired; temp_except_delay removed; lot of except and debug code cleaned; sys 203 causes stall under gdb; non-sim memory area log bug fixed markom 8264d 21h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
464 Some small bugs fixed. simons 8265d 13h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
458 Align, bus error and range exception fixed. simons 8266d 13h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
450 Exceptions are allways enabled. simons 8270d 02h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
447 ITLBMR register bit fields set in order. simons 8271d 03h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
446 ITLBMR register bit fields set in order. simons 8271d 03h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
437 When lsu instruction produce exception registers are preserved. simons 8271d 22h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
397 removed or16 architecture markom 8285d 23h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
381 number display is more strict with 0x prefix with hex numbers markom 8287d 01h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
378 cleanup in testbench; pc divided into ppc and npc markom 8287d 03h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
377 cleanup in testbench; pc divided into ppc and npc markom 8287d 03h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
371 steps toward joining or32.c and opcode/or32.h of or1ksim and gdb; decode.c moved to or32.c markom 8288d 02h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
344 added acv test for uart; sim debug now has verbose levels; lot of bugs fixed in uart model markom 8300d 00h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
309 more tests run; added cfg capabilities for tests markom 8305d 21h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
292 Added TT and PIC SPRs to the status (info command) lampret 8307d 10h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
261 modified memory accesses; added cfg script; added pic test basic entry of vga; some extensions to mc markom 8312d 02h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
255 mtspr() now correctly sets value to register erez 8313d 21h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
254 Made error report more verbose erez 8313d 21h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
242 removed GlobalMode markom 8319d 03h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
221 major changes to testbench; debug unit is moved to /debug; memory organization can be customized; UART from simons; overall cleanup markom 8321d 01h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/
196 Configuration SPRs added. simons 8367d 15h /or1k/tags/rel-0-3-0-rc1/or1ksim/cpu/or1k/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.