OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel-0-3-0-rc2/] [or1ksim/] [pm/] - Rev 1765

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5574d 07h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1753 This commit was manufactured by cvs2svn to create tag 'rel-0-3-0-rc2'. 5693d 15h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1748 These are all the changes for Or1ksim 0.3.0 release candidate 1. The changes
are explained in the NEWS, README and ChangeLog files. A number of
long-standing bugs are fixed (see the OpenRISC tracker), and the code is
brought up to a consistent standard, following the GNU coding conventions
throughout.

Argument parsing now uses argtable2, and a User Guide has been added.
Documentation throughout has been extended to be compatible with Doxygen,
providing a further level of technical detail on the internals.
jeremybennett 5723d 13h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1745 These are the changes to allow or1ksim to build as a library as well as a standalone simulator. The concept of a "generic" peripheral is added, which will commuicate with an external model via upcalls. jeremybennett 5759d 12h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1744 Changes to bring behavior into line with the current OpenRISC 1000 specification and support GDB 6.8. A couple of small bugs with handling xterms and opening the remote debug channel are also fixed. Header files have been added to sources in Makefile.am files where they are missing, so that "make tags" will include them. Makefile.in files have been regenerated due to these changes. jeremybennett 5760d 12h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1649 Mark as many functions as possible static nogj 6720d 11h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1576 configure updates phoenix 6833d 07h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1508 Remove m{f,t}spr calls where we can access the spr directly nogj 6923d 19h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1432 Collect most of the cpu state variables in a structure (cpu_state) nogj 7014d 14h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1376 aclocal && autoconf && automake phoenix 7048d 18h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1358 Modularise config file parseing. Paving the way for further modularisation. nogj 7055d 09h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7064d 12h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1249 Downgrading back to automake-1.4 lampret 7434d 07h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
1117 Ignore generated files for CVS purposes sfurman 7777d 07h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
997 PRINTF should be used instead of printf; command redirection repaired markom 7965d 21h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
970 Testbench is now running on ORP architecture platform. simons 7973d 08h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
876 Beta release of ATA simulation rherveille 8017d 07h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
805 kbd, fb, vga devices now uses scheduler markom 8100d 23h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
517 some performance optimizations markom 8196d 16h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
500 Added .cvsignore files for annoying generated files erez 8198d 20h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
221 major changes to testbench; debug unit is moved to /debug; memory organization can be customized; UART from simons; overall cleanup markom 8268d 19h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
167 - SPR values corrected
- testbenches now work
- lot of optimizations, use --disable-debugmod for optimal performance
- some tick timer bugs fixed
markom 8345d 16h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/
102 Major update to include PM, PIC, Cache Mngmnt and non-interactive mode. lampret 8428d 01h /or1k/tags/rel-0-3-0-rc2/or1ksim/pm/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.