OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_14/] [or1200/] - Rev 1022

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 8017d 09h /or1k/tags/rel_14/or1200/
1011 Removed some commented RTL. Fixed SR/ESR flag bug. lampret 8024d 06h /or1k/tags/rel_14/or1200/
994 Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board. lampret 8030d 05h /or1k/tags/rel_14/or1200/
993 Fixed IMMU bug. lampret 8030d 05h /or1k/tags/rel_14/or1200/
984 Disable SB until it is tested lampret 8033d 10h /or1k/tags/rel_14/or1200/
977 Added store buffer. lampret 8033d 12h /or1k/tags/rel_14/or1200/
962 Fixed Xilinx trace buffer address. REported by Taylor Su. lampret 8037d 02h /or1k/tags/rel_14/or1200/
960 Directory cleanup. lampret 8037d 02h /or1k/tags/rel_14/or1200/
958 Disabled ITLB translation when 1) doing access to ITLB SPRs or 2) crossing page. This modification was tested only with parts of IMMU test - remaining test cases needs to be run. lampret 8038d 01h /or1k/tags/rel_14/or1200/
944 Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section. lampret 8040d 02h /or1k/tags/rel_14/or1200/
943 Added optional retry counter for wb_rty_i. Added graceful termination for aborted transfers. lampret 8040d 02h /or1k/tags/rel_14/or1200/
942 Delayed external access at page crossing. lampret 8040d 02h /or1k/tags/rel_14/or1200/
916 MAC now follows software convention (signed multiply instead of unsigned). lampret 8052d 05h /or1k/tags/rel_14/or1200/
895 Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized. lampret 8068d 09h /or1k/tags/rel_14/or1200/
871 Generic flip-flop based memory macro for register file. lampret 8104d 15h /or1k/tags/rel_14/or1200/
870 Added defines for enabling generic FF based memory macro for register file. lampret 8104d 15h /or1k/tags/rel_14/or1200/
869 Added generic flip-flop based memory macro instantiation. lampret 8104d 15h /or1k/tags/rel_14/or1200/
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8175d 15h /or1k/tags/rel_14/or1200/
794 Added again just recently removed full_case directive lampret 8175d 15h /or1k/tags/rel_14/or1200/
791 Fixed some ports in instnatiations that were removed from the modules lampret 8175d 15h /or1k/tags/rel_14/or1200/
790 Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives lampret 8175d 15h /or1k/tags/rel_14/or1200/
788 Some of the warnings fixed. lampret 8175d 16h /or1k/tags/rel_14/or1200/
778 Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs. lampret 8176d 12h /or1k/tags/rel_14/or1200/
777 Changed define name from OR1200_MEM2REG_FAST to OR1200_IMPL_MEM2REG2 lampret 8176d 12h /or1k/tags/rel_14/or1200/
776 Updated defines. lampret 8176d 12h /or1k/tags/rel_14/or1200/
775 Optimized cache controller FSM. lampret 8176d 12h /or1k/tags/rel_14/or1200/
774 Removed old files. lampret 8176d 13h /or1k/tags/rel_14/or1200/
737 Added alternative for critical path in DU. lampret 8191d 07h /or1k/tags/rel_14/or1200/
736 Changed generation of SPR address. Now it is ORed from base and offset instead of a sum. lampret 8194d 06h /or1k/tags/rel_14/or1200/
735 Fixed async loop. Changed multiplier type for ASIC. lampret 8194d 06h /or1k/tags/rel_14/or1200/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.