OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] - Rev 958

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
958 Disabled ITLB translation when 1) doing access to ITLB SPRs or 2) crossing page. This modification was tested only with parts of IMMU test - remaining test cases needs to be run. lampret 8004d 06h /or1k/tags/rel_21/or1200/rtl/
944 Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section. lampret 8006d 07h /or1k/tags/rel_21/or1200/rtl/
943 Added optional retry counter for wb_rty_i. Added graceful termination for aborted transfers. lampret 8006d 07h /or1k/tags/rel_21/or1200/rtl/
942 Delayed external access at page crossing. lampret 8006d 07h /or1k/tags/rel_21/or1200/rtl/
916 MAC now follows software convention (signed multiply instead of unsigned). lampret 8018d 10h /or1k/tags/rel_21/or1200/rtl/
895 Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized. lampret 8034d 14h /or1k/tags/rel_21/or1200/rtl/
871 Generic flip-flop based memory macro for register file. lampret 8070d 20h /or1k/tags/rel_21/or1200/rtl/
870 Added defines for enabling generic FF based memory macro for register file. lampret 8070d 20h /or1k/tags/rel_21/or1200/rtl/
869 Added generic flip-flop based memory macro instantiation. lampret 8070d 20h /or1k/tags/rel_21/or1200/rtl/
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8141d 20h /or1k/tags/rel_21/or1200/rtl/
794 Added again just recently removed full_case directive lampret 8141d 20h /or1k/tags/rel_21/or1200/rtl/
791 Fixed some ports in instnatiations that were removed from the modules lampret 8141d 20h /or1k/tags/rel_21/or1200/rtl/
790 Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives lampret 8141d 20h /or1k/tags/rel_21/or1200/rtl/
788 Some of the warnings fixed. lampret 8141d 21h /or1k/tags/rel_21/or1200/rtl/
778 Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs. lampret 8142d 17h /or1k/tags/rel_21/or1200/rtl/
777 Changed define name from OR1200_MEM2REG_FAST to OR1200_IMPL_MEM2REG2 lampret 8142d 17h /or1k/tags/rel_21/or1200/rtl/
776 Updated defines. lampret 8142d 17h /or1k/tags/rel_21/or1200/rtl/
775 Optimized cache controller FSM. lampret 8142d 17h /or1k/tags/rel_21/or1200/rtl/
774 Removed old files. lampret 8142d 18h /or1k/tags/rel_21/or1200/rtl/
737 Added alternative for critical path in DU. lampret 8157d 12h /or1k/tags/rel_21/or1200/rtl/
736 Changed generation of SPR address. Now it is ORed from base and offset instead of a sum. lampret 8160d 11h /or1k/tags/rel_21/or1200/rtl/
735 Fixed async loop. Changed multiplier type for ASIC. lampret 8160d 11h /or1k/tags/rel_21/or1200/rtl/
668 Lapsus fixed. simons 8184d 21h /or1k/tags/rel_21/or1200/rtl/
663 No longer using async rst as sync reset for the counter. lampret 8187d 11h /or1k/tags/rel_21/or1200/rtl/
660 Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr. lampret 8188d 08h /or1k/tags/rel_21/or1200/rtl/
636 Fixed combinational loops. lampret 8197d 16h /or1k/tags/rel_21/or1200/rtl/
617 Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways. lampret 8202d 11h /or1k/tags/rel_21/or1200/rtl/
610 Changed default reset values for SR and ESR to match or1ksim's. Fixed flop model in or1200_dpram_32x32 when OR1200_XILINX_RAM32X1D is defined. lampret 8207d 05h /or1k/tags/rel_21/or1200/rtl/
597 Fixed OR1200_XILINX_RAM32X1D. lampret 8210d 22h /or1k/tags/rel_21/or1200/rtl/
596 SR[TEE] should be zero after reset. lampret 8211d 03h /or1k/tags/rel_21/or1200/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.