OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_28/] - Rev 1211

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1211 New wb_biu for iwb interface. lampret 7529d 14h /or1k/tags/rel_28/
1208 Added useless signal genpc_stop_refetch. lampret 7529d 14h /or1k/tags/rel_28/
1207 Static exception prefix. lampret 7529d 14h /or1k/tags/rel_28/
1205 fix for gdb_debug config phoenix 7535d 23h /or1k/tags/rel_28/
1204 added additional field into executed log wich besides EA also prints PA (physical address) phoenix 7553d 10h /or1k/tags/rel_28/
1203 value stored in ITLB and DTLB match registers was wrong. fixed. phoenix 7553d 10h /or1k/tags/rel_28/
1202 at exception print insn number to ease debugging phoenix 7553d 11h /or1k/tags/rel_28/
1200 mbist signals updated according to newest convention markom 7578d 06h /or1k/tags/rel_28/
1199 Daniel Wiklund: Removed multiple entries of debug/Makefile in configure danwi 7582d 07h /or1k/tags/rel_28/
1198 make it compile on RH 8,9 phoenix 7607d 22h /or1k/tags/rel_28/
1197 disabled ram-init of ps2 (old) +
changed MAC type into DOS type, so that Xilinx ISE can work with it
dries 7613d 02h /or1k/tags/rel_28/
1196 removed second debug/Makefile (credits: Daniel Wiklund - danwi@isy.liu.se) dries 7613d 04h /or1k/tags/rel_28/
1195 made the project file a little bit more universal dries 7613d 05h /or1k/tags/rel_28/
1194 correct all the syntax errors dries 7613d 05h /or1k/tags/rel_28/
1193 disabled SRAM_GENERIC and added comment +
corrected 'wb_err' into 'wb_err_o'
dries 7613d 05h /or1k/tags/rel_28/
1192 disabled 'bench_defines.v' during synthesis +
added define to specify usage of flash instruction address
dries 7613d 07h /or1k/tags/rel_28/
1191 disabled 'bench_defines.v' during synthesis +
added define to specify usage of flash instruction address
dries 7613d 07h /or1k/tags/rel_28/
1188 Added support for rams with byte write access. simons 7629d 05h /or1k/tags/rel_28/
1186 Added support for rams with byte write access. simons 7630d 05h /or1k/tags/rel_28/
1184 Scan signals mess fixed. simons 7636d 21h /or1k/tags/rel_28/
1183 OpenRISC port of gdb-5.3 straightforwardly derived from gdb-5.0 sfurman 7641d 13h /or1k/tags/rel_28/
1181 Initial import of unmodified gdb-5.3 source on vendor branch sfurman 7641d 15h /or1k/tags/rel_28/
1179 BIST interface added for Artisan memory instances. simons 7645d 01h /or1k/tags/rel_28/
1178 avoid another immu exception that should not happen phoenix 7674d 12h /or1k/tags/rel_28/
1177 more informative output phoenix 7675d 19h /or1k/tags/rel_28/
1176 Added comments. damonb 7676d 10h /or1k/tags/rel_28/
1174 fix for immu exceptions that never should have happened phoenix 7677d 14h /or1k/tags/rel_28/
1170 Added support for l.addc instruction. csanchez 7685d 18h /or1k/tags/rel_28/
1169 Added support for l.addc instruction. csanchez 7685d 19h /or1k/tags/rel_28/
1168 Added explicit alignment expressions. csanchez 7691d 05h /or1k/tags/rel_28/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.