OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_9/] - Rev 367

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
367 Changed DSR/DRR behavior and exception detection. lampret 8297d 19h /or1k/tags/rel_9/
366 *** empty log message *** simons 8298d 08h /or1k/tags/rel_9/
365 Added wb_cyc_o assignment after it was removed by accident. lampret 8298d 14h /or1k/tags/rel_9/
364 info spr bug fixed markom 8299d 13h /or1k/tags/rel_9/
363 program can be stepped and continued before running it, supporting low level debugging markom 8299d 14h /or1k/tags/rel_9/
362 some changes based on current modifications to or1k; cleaner register naming; ctrl-c causes stepi; write&read pc work on next instruction markom 8299d 19h /or1k/tags/rel_9/
361 set config command added; config struct has been divided into two structs - config and runtime; -f option allows multiple config scripts markom 8299d 19h /or1k/tags/rel_9/
360 Added OR1200_REGISTERED_INPUTS. lampret 8300d 06h /or1k/tags/rel_9/
359 Added optional sampling of inputs. lampret 8300d 06h /or1k/tags/rel_9/
358 Fixed virtual silicon single-port rams instantiation. lampret 8300d 06h /or1k/tags/rel_9/
357 Fixed dbg_is_o assignment width. lampret 8300d 06h /or1k/tags/rel_9/
356 Break point bug fixed simons 8300d 09h /or1k/tags/rel_9/
355 uart VAPI model improved; changes to MC and eth. markom 8300d 16h /or1k/tags/rel_9/
354 Fixed width of du_except. lampret 8301d 03h /or1k/tags/rel_9/
353 Cashes disabled. simons 8301d 13h /or1k/tags/rel_9/
352 OR1200_REGISTERED_OUTPUTS can now be enabled. lampret 8302d 16h /or1k/tags/rel_9/
351 Fixed some l.trap typos. lampret 8302d 18h /or1k/tags/rel_9/
350 For GDB changed single stepping and disabled trap exception. lampret 8302d 19h /or1k/tags/rel_9/
349 Some bugs regarding cache simulation fixed. simons 8304d 08h /or1k/tags/rel_9/
348 Added instructions on how to build configure. ivang 8305d 15h /or1k/tags/rel_9/
347 Added CRC32 calculation to Ethernet erez 8306d 13h /or1k/tags/rel_9/
346 Improved Ethernet simulation erez 8306d 14h /or1k/tags/rel_9/
345 Added check for net/ethernet.h (needed by ethernet simulator) erez 8306d 14h /or1k/tags/rel_9/
344 added acv test for uart; sim debug now has verbose levels; lot of bugs fixed in uart model markom 8306d 16h /or1k/tags/rel_9/
343 Small touches to test programs erez 8306d 18h /or1k/tags/rel_9/
342 added exception vectors to support and modified section names markom 8307d 15h /or1k/tags/rel_9/
341 added VAPI for uart; uart 16550 support, some bugs fixed markom 8307d 17h /or1k/tags/rel_9/
340 Added hpint vector lampret 8307d 18h /or1k/tags/rel_9/
339 Added setpc test lampret 8307d 18h /or1k/tags/rel_9/
338 Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc) lampret 8307d 18h /or1k/tags/rel_9/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.