OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_9/] - Rev 789

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
789 Added response from memory controller (addr 0x60000000) lampret 8144d 03h /or1k/tags/rel_9/
788 Some of the warnings fixed. lampret 8144d 03h /or1k/tags/rel_9/
787 Added romfs.tgz lampret 8144d 21h /or1k/tags/rel_9/
786 Moved UCF constraint file to the backend directory. lampret 8144d 21h /or1k/tags/rel_9/
785 Added XSV specific documentation. lampret 8144d 22h /or1k/tags/rel_9/
784 Added soem missing files. lampret 8144d 22h /or1k/tags/rel_9/
783 Added sim directory and sub files/dirs. lampret 8144d 22h /or1k/tags/rel_9/
782 Added the old SW directory. It needs to be updated for the new ORP environment and test cases moved to sw directory. lampret 8144d 22h /or1k/tags/rel_9/
781 Added design compiler scripts. However these are not ready for use yet .... They need to be updated for the ORP sources and ORP sources need to be updated as well. lampret 8144d 22h /or1k/tags/rel_9/
780 Added libraries. lampret 8144d 22h /or1k/tags/rel_9/
779 Added bench directory lampret 8144d 22h /or1k/tags/rel_9/
778 Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs. lampret 8144d 23h /or1k/tags/rel_9/
777 Changed define name from OR1200_MEM2REG_FAST to OR1200_IMPL_MEM2REG2 lampret 8144d 23h /or1k/tags/rel_9/
776 Updated defines. lampret 8144d 23h /or1k/tags/rel_9/
775 Optimized cache controller FSM. lampret 8144d 23h /or1k/tags/rel_9/
774 Removed old files. lampret 8145d 00h /or1k/tags/rel_9/
773 Changing directory structure ... lampret 8145d 00h /or1k/tags/rel_9/
772 Changing directory structure ... lampret 8145d 01h /or1k/tags/rel_9/
771 Added Makefile that is used to convert linux binary to loadable file for XSV board lampret 8146d 00h /or1k/tags/rel_9/
770 Maze application added. Mouse driver changed. simons 8146d 17h /or1k/tags/rel_9/
768 This commit was generated by cvs2svn to compensate for changes in r767,
which included commits to RCS files with non-trunk default branches.
lampret 8146d 21h /or1k/tags/rel_9/
766 Color bits position changed. simons 8147d 02h /or1k/tags/rel_9/
765 Kernel source files changed to enable allocation of blocks sizes above 1M. simons 8147d 04h /or1k/tags/rel_9/
764 Some further changes. simons 8147d 05h /or1k/tags/rel_9/
763 FTP and telnet working on or1ksim. simons 8147d 20h /or1k/tags/rel_9/
762 Mistake fixed. simons 8151d 08h /or1k/tags/rel_9/
761 Checksum calculation fixed. simons 8151d 10h /or1k/tags/rel_9/
760 Fixed defines for running on XSV800 at 10MHz lampret 8151d 20h /or1k/tags/rel_9/
759 Explained 10MHz. Fixed directory name. lampret 8151d 20h /or1k/tags/rel_9/
758 Fixed relative/absolute paths. Changed soem file names. lampret 8151d 20h /or1k/tags/rel_9/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.