OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable/] [or1200/] - Rev 1780

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5577d 05h /or1k/tags/stable/or1200/
392 This commit was manufactured by cvs2svn to create tag 'stable'. 8237d 05h /or1k/tags/stable/or1200/
391 Fixed except_stop width and fixed EX PC for 1400444f no-ops. lampret 8237d 05h /or1k/tags/stable/or1200/
390 Changed instantiation name of VS RAMs. lampret 8237d 07h /or1k/tags/stable/or1200/
387 Now FPGA and ASIC target are separate. lampret 8237d 08h /or1k/tags/stable/or1200/
386 Fixed VS RAM instantiation - again. lampret 8237d 08h /or1k/tags/stable/or1200/
370 Program counter divided to PPC and NPC. simons 8241d 06h /or1k/tags/stable/or1200/
367 Changed DSR/DRR behavior and exception detection. lampret 8241d 19h /or1k/tags/stable/or1200/
365 Added wb_cyc_o assignment after it was removed by accident. lampret 8242d 14h /or1k/tags/stable/or1200/
360 Added OR1200_REGISTERED_INPUTS. lampret 8244d 06h /or1k/tags/stable/or1200/
359 Added optional sampling of inputs. lampret 8244d 07h /or1k/tags/stable/or1200/
358 Fixed virtual silicon single-port rams instantiation. lampret 8244d 07h /or1k/tags/stable/or1200/
357 Fixed dbg_is_o assignment width. lampret 8244d 07h /or1k/tags/stable/or1200/
356 Break point bug fixed simons 8244d 09h /or1k/tags/stable/or1200/
354 Fixed width of du_except. lampret 8245d 03h /or1k/tags/stable/or1200/
353 Cashes disabled. simons 8245d 13h /or1k/tags/stable/or1200/
352 OR1200_REGISTERED_OUTPUTS can now be enabled. lampret 8246d 16h /or1k/tags/stable/or1200/
351 Fixed some l.trap typos. lampret 8246d 18h /or1k/tags/stable/or1200/
350 For GDB changed single stepping and disabled trap exception. lampret 8246d 19h /or1k/tags/stable/or1200/
338 Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc) lampret 8251d 18h /or1k/tags/stable/or1200/
337 Fixed tick timer interrupt reporting by using TTCR[IP] bit. lampret 8251d 18h /or1k/tags/stable/or1200/
328 Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports. lampret 8253d 02h /or1k/tags/stable/or1200/
316 Fixed exceptions. lampret 8255d 00h /or1k/tags/stable/or1200/
271 Added missing endif lampret 8259d 13h /or1k/tags/stable/or1200/
265 Modified virtual silicon instantiations. lampret 8262d 09h /or1k/tags/stable/or1200/
220 Fixed parameters in generic sprams. lampret 8273d 08h /or1k/tags/stable/or1200/
219 Fixed sensitivity list. lampret 8274d 10h /or1k/tags/stable/or1200/
218 Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF. lampret 8274d 10h /or1k/tags/stable/or1200/
217 Fixed some synthesis warnings. Configured with caches and MMUs. lampret 8276d 05h /or1k/tags/stable/or1200/
216 No longer needed. lampret 8281d 15h /or1k/tags/stable/or1200/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.