OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable/] [or1200/] - Rev 356

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
356 Break point bug fixed simons 8295d 16h /or1k/tags/stable/or1200/
354 Fixed width of du_except. lampret 8296d 09h /or1k/tags/stable/or1200/
353 Cashes disabled. simons 8296d 20h /or1k/tags/stable/or1200/
352 OR1200_REGISTERED_OUTPUTS can now be enabled. lampret 8297d 23h /or1k/tags/stable/or1200/
351 Fixed some l.trap typos. lampret 8298d 00h /or1k/tags/stable/or1200/
350 For GDB changed single stepping and disabled trap exception. lampret 8298d 02h /or1k/tags/stable/or1200/
338 Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc) lampret 8303d 00h /or1k/tags/stable/or1200/
337 Fixed tick timer interrupt reporting by using TTCR[IP] bit. lampret 8303d 00h /or1k/tags/stable/or1200/
328 Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports. lampret 8304d 09h /or1k/tags/stable/or1200/
316 Fixed exceptions. lampret 8306d 07h /or1k/tags/stable/or1200/
271 Added missing endif lampret 8310d 20h /or1k/tags/stable/or1200/
265 Modified virtual silicon instantiations. lampret 8313d 15h /or1k/tags/stable/or1200/
220 Fixed parameters in generic sprams. lampret 8324d 15h /or1k/tags/stable/or1200/
219 Fixed sensitivity list. lampret 8325d 16h /or1k/tags/stable/or1200/
218 Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF. lampret 8325d 16h /or1k/tags/stable/or1200/
217 Fixed some synthesis warnings. Configured with caches and MMUs. lampret 8327d 11h /or1k/tags/stable/or1200/
216 No longer needed. lampret 8332d 21h /or1k/tags/stable/or1200/
215 MP3 version. lampret 8332d 21h /or1k/tags/stable/or1200/
210 Updated debug. More cleanup. Added MAC. lampret 8346d 06h /or1k/tags/stable/or1200/
209 Update debug. lampret 8348d 11h /or1k/tags/stable/or1200/
205 Adding debug capabilities. Half done. lampret 8354d 05h /or1k/tags/stable/or1200/
203 Updated from xess branch. lampret 8358d 10h /or1k/tags/stable/or1200/
180 Updated debug. lampret 8371d 10h /or1k/tags/stable/or1200/
179 Sim run script lampret 8391d 02h /or1k/tags/stable/or1200/
178 Some test code lampret 8391d 02h /or1k/tags/stable/or1200/
177 Improved wb_sram model lampret 8391d 02h /or1k/tags/stable/or1200/
176 IC enable/disable. lampret 8391d 02h /or1k/tags/stable/or1200/
172 Removing obsolete files. lampret 8395d 07h /or1k/tags/stable/or1200/
171 Added monitor.v and timescale.v lampret 8395d 07h /or1k/tags/stable/or1200/
170 Added cfg regs. Moved all defines into one defines.v file. More cleanup. lampret 8395d 07h /or1k/tags/stable/or1200/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.