OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0/] - Rev 171

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
171 Added monitor.v and timescale.v lampret 8371d 06h /or1k/tags/stable_0_2_0/
170 Added cfg regs. Moved all defines into one defines.v file. More cleanup. lampret 8371d 06h /or1k/tags/stable_0_2_0/
169 Fixed memory cells. Moved monitor.h into monitor.v lampret 8371d 06h /or1k/tags/stable_0_2_0/
168 Major clean-up. lampret 8374d 20h /or1k/tags/stable_0_2_0/
167 - SPR values corrected
- testbenches now work
- lot of optimizations, use --disable-debugmod for optimal performance
- some tick timer bugs fixed
markom 8375d 19h /or1k/tags/stable_0_2_0/
166 Fixed RAM's oen bug. Cache bypass under development. lampret 8393d 06h /or1k/tags/stable_0_2_0/
165 Added variable ack of WB transfers (see NODELAY_WBx). lampret 8393d 06h /or1k/tags/stable_0_2_0/
164 *** empty log message *** lampret 8395d 09h /or1k/tags/stable_0_2_0/
163 Forgot files.f file. lampret 8395d 09h /or1k/tags/stable_0_2_0/
162 Benches (under development). lampret 8395d 09h /or1k/tags/stable_0_2_0/
161 Development version of RTL. Libraries are missing. lampret 8395d 09h /or1k/tags/stable_0_2_0/
160 simulation script lampret 8395d 09h /or1k/tags/stable_0_2_0/
159 synthesis scripts lampret 8395d 09h /or1k/tags/stable_0_2_0/
158 Initial RTEMS import chris 8405d 00h /or1k/tags/stable_0_2_0/
157 Update simons 8412d 02h /or1k/tags/stable_0_2_0/
156 File moved to opcode. simons 8412d 03h /or1k/tags/stable_0_2_0/
155 Update simons 8412d 03h /or1k/tags/stable_0_2_0/
154 Updated for new runtime environment chris 8418d 02h /or1k/tags/stable_0_2_0/
153 Writes to SPR_PC are now enabled chris 8418d 03h /or1k/tags/stable_0_2_0/
152 Breakpoint exceptions from single step are not printed now. chris 8418d 03h /or1k/tags/stable_0_2_0/
151 Typo in the previous commit. Sorry. chris 8418d 03h /or1k/tags/stable_0_2_0/
150 Fixed some single stepping issues chris 8418d 03h /or1k/tags/stable_0_2_0/
149 Fixed bug where disassemble command caused a segmentation fault chris 8419d 05h /or1k/tags/stable_0_2_0/
148 Replace single stepping patch that got overwritten chris 8419d 06h /or1k/tags/stable_0_2_0/
147 Initial checkin of instructions chris 8419d 21h /or1k/tags/stable_0_2_0/
146 Mofications to work with or1ksim JTAG based simulation chris 8419d 21h /or1k/tags/stable_0_2_0/
145 Modifications necessary for functional gdb debugging interface chris 8419d 22h /or1k/tags/stable_0_2_0/
144 Modifications necessary for functional gdb interface chris 8419d 22h /or1k/tags/stable_0_2_0/
143 Modifications necessary to work with JTAG or1ksim simulator chris 8419d 22h /or1k/tags/stable_0_2_0/
142 Modifications for a functional gdb environment chris 8419d 22h /or1k/tags/stable_0_2_0/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.