OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0/] - Rev 631

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
631 Real cache access is simulated now. simons 8201d 02h /or1k/tags/stable_0_2_0/
630 some bug fixes in store buffer analysis markom 8201d 11h /or1k/tags/stable_0_2_0/
629 typo fixed markom 8201d 15h /or1k/tags/stable_0_2_0/
627 or32 restored markom 8201d 15h /or1k/tags/stable_0_2_0/
626 store buffer added markom 8201d 15h /or1k/tags/stable_0_2_0/
625 Bus error bug fixed. Cache routines added. simons 8202d 08h /or1k/tags/stable_0_2_0/
624 Added logging of writes/read to/from SPR registers. ivang 8202d 08h /or1k/tags/stable_0_2_0/
623 update based on recent changes; arithmetic instructions does not modify carry yet markom 8202d 10h /or1k/tags/stable_0_2_0/
622 Cache test works on hardware. simons 8202d 13h /or1k/tags/stable_0_2_0/
621 Cache test works on hardware. simons 8202d 14h /or1k/tags/stable_0_2_0/
620 use ARITH_SET_FLAG to turn off set flag by arith. instructions markom 8202d 14h /or1k/tags/stable_0_2_0/
619 all test pass, after newest changes markom 8202d 14h /or1k/tags/stable_0_2_0/
618 Fixed display of new 'void' nop insns. lampret 8202d 23h /or1k/tags/stable_0_2_0/
617 Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways. lampret 8202d 23h /or1k/tags/stable_0_2_0/
616 flags test added markom 8205d 09h /or1k/tags/stable_0_2_0/
615 cmov and extxx instructions; add, addi, and, andi now set flag markom 8205d 09h /or1k/tags/stable_0_2_0/
614 Changed to support new debug if. simons 8205d 17h /or1k/tags/stable_0_2_0/
613 init: trap exception occurs always; initialization of sr not needed anymore markom 8206d 14h /or1k/tags/stable_0_2_0/
612 Tick timer period extended to meet real timing. simons 8206d 15h /or1k/tags/stable_0_2_0/
611 EEAR register is not changed by trap, sys, int, tick and range exception. simons 8207d 16h /or1k/tags/stable_0_2_0/
610 Changed default reset values for SR and ESR to match or1ksim's. Fixed flop model in or1200_dpram_32x32 when OR1200_XILINX_RAM32X1D is defined. lampret 8207d 17h /or1k/tags/stable_0_2_0/
609 Added wb_err_o to flash and sram i/f for testing the buserr exception. lampret 8207d 17h /or1k/tags/stable_0_2_0/
608 Range exception removed from test. simons 8208d 12h /or1k/tags/stable_0_2_0/
607 single step steps just one instruction ^c bug fixed markom 8208d 12h /or1k/tags/stable_0_2_0/
606 raw register range bug fixed; acv_uart test passes markom 8209d 12h /or1k/tags/stable_0_2_0/
605 simulator prints out a message, when gdb is not attached and stall occurs; OV flag fixed markom 8209d 13h /or1k/tags/stable_0_2_0/
604 mul test repaired - signed multiplication; obsolete pic test removed; make check pass markom 8209d 13h /or1k/tags/stable_0_2_0/
603 fixed bfd markom 8209d 15h /or1k/tags/stable_0_2_0/
602 Renamed targets. Switched off debug. lampret 8210d 13h /or1k/tags/stable_0_2_0/
601 or1k has anly one external interrupt exception. Tick timer exception added. simons 8211d 01h /or1k/tags/stable_0_2_0/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.