OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0/] - Rev 998

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
998 added missing fout initialization markom 8024d 03h /or1k/tags/stable_0_2_0/
997 PRINTF should be used instead of printf; command redirection repaired markom 8024d 04h /or1k/tags/stable_0_2_0/
996 some minor bugs fixed markom 8025d 02h /or1k/tags/stable_0_2_0/
994 Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board. lampret 8025d 10h /or1k/tags/stable_0_2_0/
993 Fixed IMMU bug. lampret 8025d 10h /or1k/tags/stable_0_2_0/
992 A bug when cache enabled and bus error comes fixed. simons 8025d 19h /or1k/tags/stable_0_2_0/
991 Different memory controller. simons 8025d 19h /or1k/tags/stable_0_2_0/
990 Test is now complete. simons 8025d 19h /or1k/tags/stable_0_2_0/
989 c++ is making problems so, for now, it is excluded. simons 8027d 03h /or1k/tags/stable_0_2_0/
988 ORP architecture supported. simons 8027d 19h /or1k/tags/stable_0_2_0/
987 ORP architecture supported. simons 8028d 02h /or1k/tags/stable_0_2_0/
986 outputs out of function are not registered anymore markom 8028d 03h /or1k/tags/stable_0_2_0/
985 DTLB translation doesn't work on or1ksim when IC/DC enabled. lampret 8028d 14h /or1k/tags/stable_0_2_0/
984 Disable SB until it is tested lampret 8028d 14h /or1k/tags/stable_0_2_0/
983 First checkin lampret 8028d 16h /or1k/tags/stable_0_2_0/
982 Moved to sim/bin lampret 8028d 16h /or1k/tags/stable_0_2_0/
981 First checkin. lampret 8028d 16h /or1k/tags/stable_0_2_0/
980 Removed sim.tcl that shouldn't be here. lampret 8028d 16h /or1k/tags/stable_0_2_0/
979 Removed old test case binaries. lampret 8028d 16h /or1k/tags/stable_0_2_0/
978 Added variable delay for SRAM. lampret 8028d 16h /or1k/tags/stable_0_2_0/
977 Added store buffer. lampret 8028d 16h /or1k/tags/stable_0_2_0/
976 Added store buffer lampret 8028d 16h /or1k/tags/stable_0_2_0/
975 First checkin lampret 8028d 16h /or1k/tags/stable_0_2_0/
974 Enabled what works on or1ksim and disabled other tests. lampret 8028d 18h /or1k/tags/stable_0_2_0/
973 generated cuc top scheduler builds without syntax errors; not tested yet markom 8030d 23h /or1k/tags/stable_0_2_0/
972 Interrupt suorces fixed. simons 8030d 23h /or1k/tags/stable_0_2_0/
971 Now even keyboard test passes. simons 8031d 02h /or1k/tags/stable_0_2_0/
970 Testbench is now running on ORP architecture platform. simons 8031d 15h /or1k/tags/stable_0_2_0/
969 Checking in except directory. lampret 8032d 06h /or1k/tags/stable_0_2_0/
968 Checking in utils directory. lampret 8032d 06h /or1k/tags/stable_0_2_0/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.