OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc1/] - Rev 83

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
83 Updates. lampret 8532d 08h /or1k/tags/stable_0_2_0_rc1/
82 Changed pctemp to pcnext. lampret 8532d 08h /or1k/tags/stable_0_2_0_rc1/
80 First import. lampret 8560d 03h /or1k/tags/stable_0_2_0_rc1/
79 Data and instruction cache simulation added. lampret 8562d 00h /or1k/tags/stable_0_2_0_rc1/
78 (i/d)tlb_status lampret 8685d 14h /or1k/tags/stable_0_2_0_rc1/
77 Regular update. lampret 8685d 14h /or1k/tags/stable_0_2_0_rc1/
76 regular update lampret 8685d 14h /or1k/tags/stable_0_2_0_rc1/
75 simgetstr added. eval_mem32 replaced with evalsim_mem32. lampret 8685d 14h /or1k/tags/stable_0_2_0_rc1/
74 Same as DMMU. lampret 8692d 13h /or1k/tags/stable_0_2_0_rc1/
73 Fixed all bugs. Now more or less works. IMMU still has some problems (exception start). lampret 8692d 13h /or1k/tags/stable_0_2_0_rc1/
72 Added 'how to build GNU tools' lampret 8697d 14h /or1k/tags/stable_0_2_0_rc1/
71 Clean two typos. lampret 8702d 16h /or1k/tags/stable_0_2_0_rc1/
70 Basic setjmp/longjmp are ready. lampret 8702d 16h /or1k/tags/stable_0_2_0_rc1/
69 Sim debug. lampret 8704d 14h /or1k/tags/stable_0_2_0_rc1/
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8704d 14h /or1k/tags/stable_0_2_0_rc1/
67 Added simulator "application load". lampret 8704d 14h /or1k/tags/stable_0_2_0_rc1/
66 Added another set of eval_ functions that should be used directly by simulator.
evalsim_ and setsim_ don't go through MMU transaltion mechanism.
lampret 8704d 14h /or1k/tags/stable_0_2_0_rc1/
65 Added DMMU stats. lampret 8704d 14h /or1k/tags/stable_0_2_0_rc1/
64 SPR bit definition moved to spr_defs.h. lampret 8704d 14h /or1k/tags/stable_0_2_0_rc1/
63 Fixed a bug in getsprbits/setsprbits functions (now mask can have arbitry
alignment of bits).
lampret 8704d 14h /or1k/tags/stable_0_2_0_rc1/
62 OR1K DMMU model. lampret 8704d 14h /or1k/tags/stable_0_2_0_rc1/
61 2000-09-26 Joel Sherrill <joel@OARcorp.com>

* libc/sys/rtems/include/pthread.h: Added file missed by earlier
commit of RTEMS modifications.
joel 8719d 08h /or1k/tags/stable_0_2_0_rc1/
60 Memory model changed. lampret 8739d 17h /or1k/tags/stable_0_2_0_rc1/
59 2000-09-05 Joel Sherrill <joel@OARcorp.com>

* Merged newlib-1.8.2-rtems-20000905.diff which includes
or16 and or32 configuration support.
joel 8740d 04h /or1k/tags/stable_0_2_0_rc1/
57 This commit was generated by cvs2svn to compensate for changes in r56, which
included commits to RCS files with non-trunk default branches.
joel 8746d 02h /or1k/tags/stable_0_2_0_rc1/
55 Added 'dv' command for dumping memory as verilog model. lampret 8755d 14h /or1k/tags/stable_0_2_0_rc1/
54 Regular maintenance. lampret 8755d 14h /or1k/tags/stable_0_2_0_rc1/
53 Added setjmp/longjmp. lampret 8760d 14h /or1k/tags/stable_0_2_0_rc1/
52 Comment character changed. lampret 8816d 10h /or1k/tags/stable_0_2_0_rc1/
51 Exception detection changed a bit. lampret 8816d 10h /or1k/tags/stable_0_2_0_rc1/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.