OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc2/] [gen_or1k_isa/] [sources/] - Rev 1475

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1475 l.rfe does not have a delay slot. Don't mark it as such. nogj 7014d 19h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1452 Implement a dynamic recompiler to speed up the execution nogj 7041d 22h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1440 Reclasify l.trap and l.sys to be an exception instruction nogj 7041d 22h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1385 Fix description of the l.mac/l.msb/l.maci instructions nogj 7057d 01h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1384 Fix the parameters to the l.ff1/l.maci instructions nogj 7057d 01h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7091d 20h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1346 Remove the global op structure nogj 7105d 00h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1342 * Fix generate.c to produce a execgen.c with less warnings.
* Fix the --enable-simple configure option.
nogj 7105d 00h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1341 Mark wich operand is the destination operand in the architechture definition nogj 7105d 01h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1338 l.ff1 instruction added andreje 7120d 22h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1309 removed includes phoenix 7293d 18h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1308 Gyorgy Jeney: extensive cleanup phoenix 7296d 15h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1295 Updated instruction set descriptions. Changed FP instructions encoding. lampret 7318d 15h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1286 Changed desciption of the l.cust5 insns lampret 7367d 18h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1285 Changed desciption of the l.cust5 insns lampret 7367d 18h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1169 Added support for l.addc instruction. csanchez 7680d 18h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1114 Added cvs log keywords lampret 7835d 10h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1113 Typos by Maria Bolado lampret 7835d 10h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1108 Errors fixed. lampret 7850d 18h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1107 Updatded and improved formatting. lampret 7850d 18h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
1034 Fixed encoding for l.div/l.divu. lampret 7977d 11h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
955 typos and grammar fixed markom 8003d 23h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
879 Initial version of OpenRISC Custom Unit Compiler added markom 8042d 21h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
801 l.muli instruction added markom 8135d 01h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
722 floating point registers are obsolete; GPRs should be used instead markom 8163d 00h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
720 single floating point support added markom 8163d 04h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
717 some minor improvements markom 8163d 06h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
714 do_stats introduced for faster no-stats execution markom 8165d 02h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
709 eval_operands is now being generated markom 8168d 07h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/
706 insn_decode execution part replaced by generated function decode_execute; use --enable-simple to use runtime decoding markom 8169d 00h /or1k/tags/stable_0_2_0_rc2/gen_or1k_isa/sources/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.