OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [tn_m001/] [or1ksim/] - Rev 68

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8692d 03h /or1k/tags/tn_m001/or1ksim/
67 Added simulator "application load". lampret 8692d 03h /or1k/tags/tn_m001/or1ksim/
66 Added another set of eval_ functions that should be used directly by simulator.
evalsim_ and setsim_ don't go through MMU transaltion mechanism.
lampret 8692d 03h /or1k/tags/tn_m001/or1ksim/
65 Added DMMU stats. lampret 8692d 03h /or1k/tags/tn_m001/or1ksim/
64 SPR bit definition moved to spr_defs.h. lampret 8692d 04h /or1k/tags/tn_m001/or1ksim/
63 Fixed a bug in getsprbits/setsprbits functions (now mask can have arbitry
alignment of bits).
lampret 8692d 04h /or1k/tags/tn_m001/or1ksim/
62 OR1K DMMU model. lampret 8692d 04h /or1k/tags/tn_m001/or1ksim/
60 Memory model changed. lampret 8727d 07h /or1k/tags/tn_m001/or1ksim/
55 Added 'dv' command for dumping memory as verilog model. lampret 8743d 04h /or1k/tags/tn_m001/or1ksim/
54 Regular maintenance. lampret 8743d 04h /or1k/tags/tn_m001/or1ksim/
52 Comment character changed. lampret 8803d 23h /or1k/tags/tn_m001/or1ksim/
51 Exception detection changed a bit. lampret 8804d 00h /or1k/tags/tn_m001/or1ksim/
50 Added CURINSN macro. lampret 8804d 00h /or1k/tags/tn_m001/or1ksim/
49 Changed simulation mode to non-virtual (real). lampret 8804d 00h /or1k/tags/tn_m001/or1ksim/
48 Added CCR. lampret 8804d 00h /or1k/tags/tn_m001/or1ksim/
47 Added interrupt recognition and better memory dump. lampret 8804d 00h /or1k/tags/tn_m001/or1ksim/
46 Added srand(). lampret 8804d 00h /or1k/tags/tn_m001/or1ksim/
45 Added NONE. lampret 8804d 00h /or1k/tags/tn_m001/or1ksim/
44 %s bug fixed. lampret 8809d 05h /or1k/tags/tn_m001/or1ksim/
43 SUPV bit from SR is now saved into EPCR bit 0. lampret 8814d 08h /or1k/tags/tn_m001/or1ksim/
42 Bug fix. Only symbols with names shorter than 9 characters are loaded. lampret 8814d 08h /or1k/tags/tn_m001/or1ksim/
41 Bug fix. Now all COFF sections are loaded not just .text. lampret 8815d 06h /or1k/tags/tn_m001/or1ksim/
38 Virtual machine at the moment. lampret 8815d 11h /or1k/tags/tn_m001/or1ksim/
37 STACK_SIZE is not properly used (will be removed soon). lampret 8815d 11h /or1k/tags/tn_m001/or1ksim/
36 Fixed bug when loading "data" from .text segment (all insns are not only
decoded but also placed in simulator memory undecoded as data).
lampret 8815d 11h /or1k/tags/tn_m001/or1ksim/
35 SLP hooks. lampret 8815d 11h /or1k/tags/tn_m001/or1ksim/
34 Started with SLP (not finished yet). lampret 8815d 11h /or1k/tags/tn_m001/or1ksim/
33 Handling of or1k exceptions. lampret 8819d 10h /or1k/tags/tn_m001/or1ksim/
32 Interrupt recognition. lampret 8819d 10h /or1k/tags/tn_m001/or1ksim/
31 16450 serial UART device. lampret 8819d 12h /or1k/tags/tn_m001/or1ksim/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.