OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [or1ksim/] [cache/] - Rev 1780

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5561d 19h /or1k/trunk/or1ksim/cache/
1748 These are all the changes for Or1ksim 0.3.0 release candidate 1. The changes
are explained in the NEWS, README and ChangeLog files. A number of
long-standing bugs are fixed (see the OpenRISC tracker), and the code is
brought up to a consistent standard, following the GNU coding conventions
throughout.

Argument parsing now uses argtable2, and a User Guide has been added.
Documentation throughout has been extended to be compatible with Doxygen,
providing a further level of technical detail on the internals.
jeremybennett 5711d 00h /or1k/trunk/or1ksim/cache/
1745 These are the changes to allow or1ksim to build as a library as well as a standalone simulator. The concept of a "generic" peripheral is added, which will commuicate with an external model via upcalls. jeremybennett 5746d 23h /or1k/trunk/or1ksim/cache/
1743 Changes to bring behavior into line with the current OpenRISC 1000 specification and support GDB 6.8. A couple of small bugs with handling xterms and opening the remote debug channel are also fixed. Header files have been added to sources in Makefile.am files where they are missing, so that "make tags" will include them. Makefile.in files have been regenerated due to these changes. jeremybennett 5747d 23h /or1k/trunk/or1ksim/cache/
1731 Move ic configuration out of the global config struct. Register ic callbacks
instead of haveing static calls to the functions.
nogj 6706d 09h /or1k/trunk/or1ksim/cache/
1730 Avoid array lookups as far as possible. Precalculate as much as possible.
Increases performance when running with ic.
nogj 6706d 09h /or1k/trunk/or1ksim/cache/
1649 Mark as many functions as possible static nogj 6707d 22h /or1k/trunk/or1ksim/cache/
1576 configure updates phoenix 6820d 19h /or1k/trunk/or1ksim/cache/
1557 Fix most warnings issued by gcc4 nogj 6844d 09h /or1k/trunk/or1ksim/cache/
1555 * Moved log2_int() from cuc/cuc.c as it is usefull for other things aswell.
* Changed code to use log2_int() instead of log2(), which is also a builtin
library function (fixes compile on gcc4).
* Moved is_power2() from sim-config.c to misc.c.
nogj 6844d 09h /or1k/trunk/or1ksim/cache/
1506 * Remove very slow {set,test}sprbit{,s} functions.
* Remove uses of getsprbits in time critical functions.
nogj 6911d 06h /or1k/trunk/or1ksim/cache/
1486 * Seporate out the code used for handling the memory peripheral to peripheral/memory.c
* Mostly decouple the memory controller from the internals of the memory handling.
* Rewrite memory handling to be more linear and thus much faster.
* Issue a bus error on read/write with invalid granularity.
nogj 6954d 06h /or1k/trunk/or1ksim/cache/
1432 Collect most of the cpu state variables in a structure (cpu_state) nogj 7002d 02h /or1k/trunk/or1ksim/cache/
1406 Fix the declaration of `sec' in reg_ic_sec nogj 7002d 02h /or1k/trunk/or1ksim/cache/
1404 Move the function of ic_clock() to mtspr() and remove it nogj 7002d 02h /or1k/trunk/or1ksim/cache/
1402 Do what dc_clock() did in mtspr() and remove it nogj 7002d 02h /or1k/trunk/or1ksim/cache/
1386 Rework exception handling nogj 7008d 05h /or1k/trunk/or1ksim/cache/
1382 Nir Mor:
Implemented DCCFGR, ICCFGR, DMMUCFGR and IMMUCFGR spr registers.
nogj 7017d 06h /or1k/trunk/or1ksim/cache/
1376 aclocal && autoconf && automake phoenix 7036d 06h /or1k/trunk/or1ksim/cache/
1358 Modularise config file parseing. Paving the way for further modularisation. nogj 7042d 21h /or1k/trunk/or1ksim/cache/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7052d 00h /or1k/trunk/or1ksim/cache/
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7065d 04h /or1k/trunk/or1ksim/cache/
1308 Gyorgy Jeney: extensive cleanup phoenix 7256d 18h /or1k/trunk/or1ksim/cache/
1249 Downgrading back to automake-1.4 lampret 7421d 18h /or1k/trunk/or1ksim/cache/
1117 Ignore generated files for CVS purposes sfurman 7764d 19h /or1k/trunk/or1ksim/cache/
1099 cvs bug fixed markom 7851d 06h /or1k/trunk/or1ksim/cache/
1085 Bug fixed. simons 7863d 20h /or1k/trunk/or1ksim/cache/
997 PRINTF should be used instead of printf; command redirection repaired markom 7953d 09h /or1k/trunk/or1ksim/cache/
992 A bug when cache enabled and bus error comes fixed. simons 7955d 00h /or1k/trunk/or1ksim/cache/
970 Testbench is now running on ORP architecture platform. simons 7960d 20h /or1k/trunk/or1ksim/cache/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.