OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [or1ksim/] [cpu/] - Rev 1440

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1440 Reclasify l.trap and l.sys to be an exception instruction nogj 7045d 18h /or1k/trunk/or1ksim/cpu/
1438 NOP_REPORT should report numbers in hex not decimal nogj 7045d 18h /or1k/trunk/or1ksim/cpu/
1436 Rearange some code to make it clearer what it does nogj 7045d 18h /or1k/trunk/or1ksim/cpu/
1434 Fix the prototype of setsim_reg nogj 7045d 18h /or1k/trunk/or1ksim/cpu/
1432 Collect most of the cpu state variables in a structure (cpu_state) nogj 7045d 18h /or1k/trunk/or1ksim/cpu/
1430 Log SPR_SR in the execution log nogj 7045d 18h /or1k/trunk/or1ksim/cpu/
1428 Remove useless indirection: check_depend()->depend_operands() nogj 7045d 18h /or1k/trunk/or1ksim/cpu/
1404 Move the function of ic_clock() to mtspr() and remove it nogj 7045d 18h /or1k/trunk/or1ksim/cpu/
1402 Do what dc_clock() did in mtspr() and remove it nogj 7045d 18h /or1k/trunk/or1ksim/cpu/
1398 Correct incorrect calls to eval_direct8 nogj 7045d 18h /or1k/trunk/or1ksim/cpu/
1386 Rework exception handling nogj 7051d 21h /or1k/trunk/or1ksim/cpu/
1384 Fix the parameters to the l.ff1/l.maci instructions nogj 7060d 21h /or1k/trunk/or1ksim/cpu/
1382 Nir Mor:
Implemented DCCFGR, ICCFGR, DMMUCFGR and IMMUCFGR spr registers.
nogj 7060d 22h /or1k/trunk/or1ksim/cpu/
1376 aclocal && autoconf && automake phoenix 7079d 22h /or1k/trunk/or1ksim/cpu/
1375 Remove FAST_SIM, it nolonger provides a speed up nogj 7086d 13h /or1k/trunk/or1ksim/cpu/
1362 initialise dev_mem->chip_select in register_memory nogj 7086d 13h /or1k/trunk/or1ksim/cpu/
1359 Pass private data in readfunc/writefunc callbacks nogj 7086d 13h /or1k/trunk/or1ksim/cpu/
1358 Modularise config file parseing. Paving the way for further modularisation. nogj 7086d 13h /or1k/trunk/or1ksim/cpu/
1354 typing fixes phoenix 7094d 19h /or1k/trunk/or1ksim/cpu/
1353 Modularise simulator command parsing nogj 7095d 15h /or1k/trunk/or1ksim/cpu/
1352 Optimise execution history tracking nogj 7095d 16h /or1k/trunk/or1ksim/cpu/
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7095d 16h /or1k/trunk/or1ksim/cpu/
1346 Remove the global op structure nogj 7108d 19h /or1k/trunk/or1ksim/cpu/
1345 Fix out-of-tree builds nogj 7108d 20h /or1k/trunk/or1ksim/cpu/
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7108d 20h /or1k/trunk/or1ksim/cpu/
1343 * Fix warnings in insnset.c and execute.c nogj 7108d 20h /or1k/trunk/or1ksim/cpu/
1342 * Fix generate.c to produce a execgen.c with less warnings.
* Fix the --enable-simple configure option.
nogj 7108d 20h /or1k/trunk/or1ksim/cpu/
1341 Mark wich operand is the destination operand in the architechture definition nogj 7108d 20h /or1k/trunk/or1ksim/cpu/
1338 l.ff1 instruction added andreje 7124d 18h /or1k/trunk/or1ksim/cpu/
1324 memory access functions fixes phoenix 7206d 11h /or1k/trunk/or1ksim/cpu/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.