OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_11/] [sim/] - Rev 154

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
154 New directory structure. root 5555d 03h /pci/tags/rel_11/sim/
127 This commit was manufactured by cvs2svn to create tag 'rel_11'. 7480d 19h /pci/tags/rel_11/sim/
124 Added missing signals to 2 sensitivity lists. Everything works the same as before. tadejm 7519d 01h /pci/tags/rel_11/sim/
118 Some minor changes due to changes in core. tadejm 7582d 14h /pci/tags/rel_11/sim/
109 There was missing path to hdl.var file. tadejm 7595d 18h /pci/tags/rel_11/sim/
106 Added limited WISHBONE B3 support for WISHBONE Slave Unit.
Doesn't support full speed bursts yet.
mihad 7600d 17h /pci/tags/rel_11/sim/
104 Found and simulated the problem in the synchronization logic.
Repaired the synchronization logic in the FIFOs.
mihad 7606d 03h /pci/tags/rel_11/sim/
95 Removed this file, because it was too large - long download time. mihad 7653d 01h /pci/tags/rel_11/sim/
92 Update! mihad 7653d 08h /pci/tags/rel_11/sim/
81 Updated synchronization in top level fifo modules. mihad 7785d 13h /pci/tags/rel_11/sim/
77 Changed module and file names. Updated scripts accordingly. FIFO synchronizations changed. mihad 7788d 18h /pci/tags/rel_11/sim/
73 Bug fixes, testcases added. mihad 7794d 19h /pci/tags/rel_11/sim/
72 *** empty log message *** mihad 7841d 23h /pci/tags/rel_11/sim/
63 Added additional testcase and changed rst name in BIST to trst mihad 7897d 01h /pci/tags/rel_11/sim/
62 Added BIST signals for RAMs. mihad 7899d 18h /pci/tags/rel_11/sim/
60 Added support for Virtual Silicon two port RAM. Didn't run regression on it yet! mihad 7907d 18h /pci/tags/rel_11/sim/
59 Added meta flop module for easier meta stable FF identification during synthesis mihad 7907d 19h /pci/tags/rel_11/sim/
51 Fixed a bug and provided testcase for it. Target was responding to configuration cycle type 1 transactions. mihad 7947d 02h /pci/tags/rel_11/sim/
49 Extracted distributed RAM module from wb/pci_tpram.v to its own file, got rid of undef directives mihad 7949d 18h /pci/tags/rel_11/sim/
45 Added a few testcases. Repaired wrong reset value for PCI_AM5 register. Repaired Parity Error Detected bit setting. Changed PCI_AM0 to always enabled(regardles of PCI_AM0 define), if image 0 is used as configuration image mihad 7956d 00h /pci/tags/rel_11/sim/
42 Removed out of date files mihad 7968d 01h /pci/tags/rel_11/sim/
30 Example of PCI testbench log file mihad 8127d 23h /pci/tags/rel_11/sim/
27 Modified testbench and fixed some bugs mihad 8130d 18h /pci/tags/rel_11/sim/
26 Modified testbench and fixed some bugs mihad 8130d 18h /pci/tags/rel_11/sim/
22 Added short description for simulation running mihad 8148d 19h /pci/tags/rel_11/sim/
20 *** empty log message *** mihad 8148d 20h /pci/tags/rel_11/sim/
17 *** empty log message *** mihad 8148d 21h /pci/tags/rel_11/sim/
16 Import of various scripts for simulation running mihad 8148d 21h /pci/tags/rel_11/sim/
3 New project directory structure mihad 8270d 19h /pci/tags/rel_11/sim/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.