OpenCores
URL https://opencores.org/ocsvn/rise/rise/trunk

Subversion Repositories rise

[/] [rise/] [trunk/] [vhdl/] - Rev 56

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
56 new sensitivity list ustadler 6388d 14h /rise/trunk/vhdl/
55 - clear_out must be initialized to '0'. cwalter 6388d 15h /rise/trunk/vhdl/
54 - Changed reset delay. cwalter 6388d 15h /rise/trunk/vhdl/
53 - Removed unused constant COND_NONE. cwalter 6388d 15h /rise/trunk/vhdl/
52 - stall_out must be initialized to '0' cwalter 6388d 15h /rise/trunk/vhdl/
51 - stall_out logic has moved to synchronous process. cwalter 6388d 15h /rise/trunk/vhdl/
50 - Added assembler example.
- Added logic for stall_in. pc_next must not be updated on stall.
cwalter 6388d 15h /rise/trunk/vhdl/
49 data can be ead asynchronous, data is written with the rising edge of the clk ustadler 6388d 16h /rise/trunk/vhdl/
46 - Added constant for RESET_VECTOR. cwalter 6388d 20h /rise/trunk/vhdl/
45 - Fixed latch for pc_next. cwalter 6389d 12h /rise/trunk/vhdl/
44 - Added another version of a register file which is a bit simplier. cwalter 6389d 12h /rise/trunk/vhdl/
43 Correct implementation of necessary unlocking signals that are conncted to register locking unit. jlechner 6389d 12h /rise/trunk/vhdl/
42 Modified input signals for register locking (testbench modifications):
Since id-stage and write-back-stage may have to lock or unlock two registers in one cycle
there are now seperate locking and unlocking adress inputs (two ports for locking/ two for unlocking).
jlechner 6389d 12h /rise/trunk/vhdl/
41 Modified input signals for register locking:
Since id-stage and write-back-stage may have to lock or unlock two registers in one cycle
there are now seperate locking and unlocking adress inputs (two ports for locking/ two for unlocking).
jlechner 6389d 12h /rise/trunk/vhdl/
40 - Added seperate memory output vector to MEM_WB_REGISTER.
- Added status register to MEM_WB_REGISTER.
jlechner 6389d 12h /rise/trunk/vhdl/
39 - Added wr_enable signals for imem and dmem
- Changed signals for register lock unit (this concerns id-stage and write-back-stage)
jlechner 6389d 12h /rise/trunk/vhdl/
38 Memory output signal is now passed on asynchronously to write back stage. jlechner 6389d 12h /rise/trunk/vhdl/
37 Applied VHDL indent. jlechner 6389d 12h /rise/trunk/vhdl/
36 - Testbench for RISE. cwalter 6389d 12h /rise/trunk/vhdl/
35 - Testbench for register file. cwalter 6389d 12h /rise/trunk/vhdl/
34 - Filex have been renamed to have tb prefix. cwalter 6389d 12h /rise/trunk/vhdl/
33 - Fixed process sensitivity list. cwalter 6389d 13h /rise/trunk/vhdl/
32 - When this stage asserts stall_out it must clear the input for the next
stage.
- Fixed process sensitivity list.
cwalter 6389d 13h /rise/trunk/vhdl/
31 - Added PC_RESET_VECTOR constant. cwalter 6389d 14h /rise/trunk/vhdl/
30 - Top level testbench for RISE. cwalter 6389d 14h /rise/trunk/vhdl/
29 - Initial version of IF stage with dummy instructions. cwalter 6389d 14h /rise/trunk/vhdl/
28 Added new register write enable signals. jlechner 6391d 08h /rise/trunk/vhdl/
27 Added new register write enable signals to component instantiation of register_file and wb_stage. jlechner 6391d 08h /rise/trunk/vhdl/
26 Applied VHDL indent. jlechner 6391d 08h /rise/trunk/vhdl/
25 netlist file for the memories
is needed for IMEM and DMEM
ustadler 6392d 08h /rise/trunk/vhdl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.