OpenCores
URL https://opencores.org/ocsvn/sdhc-sc-core/sdhc-sc-core/trunk

Subversion Repositories sdhc-sc-core

[/] [sdhc-sc-core/] [trunk/] [src/] - Rev 164

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
164 Headers updated (LGPL, consistent format) rkastl 4972d 01h /sdhc-sc-core/trunk/src/
161 Verification:
CardModel: Check CRC on received data
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
160 Verification:
Full random read and write single blocks sequence works with
checks.
Checking the CRC in the card model is missing.
Writing at addresses above the card size is missing.
Erasing is missing.
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
159 Verification:
Further work: Checking RAM Actions and reading data is still
missing
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
158 Verification:
Work on Checking
Functional coverage
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
157 Verification:
Testcase with Reads works but Verification not completly
implemented.
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
156 SdVerification:
+ Split a SdCoreTransaction into multiple WbTransactions: Proof
of Concept with a ReadSingleBlock-Transaction
+ Finish after certain amount of time and present simulation
result
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
155 SdVerification:
continue to work on it, not done.
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
154 SdVerification:
- started sending with mailboxes
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
153 SdVerification:
further development, not done by far
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
152 SdClockMaster:
Generate InStrobe so that it the sd bus gets captured on the
rising edge of the clock in high speed mode
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
151 Verification:
+ redesign: not functional yet
rkastl 4972d 01h /sdhc-sc-core/trunk/src/
150 Testbed:
+ Simulation made possible
+ Write works
- Sometimes the alignment in the block is not right
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
149 SdBFM:
+ mailbox mode
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
148 SdVerification:
+ CardModel: Execution thread which starts initialization and
then receives token and parses them.

TbdSd:
+ Added SdWbSdSynchronization.
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
147 Sd-Core:
+ Added checking of Busy signal after write
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
146 SdClockMaster:
+ fixed output of data at negedge of sclk in high speed mode
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
145 Verification:
+ SdCardModel and SdBFM seperated
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
144 Simulation files for tbTbdSd created.

tbTbdSd is not done and TestWbMaster seems to be lost.
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
140 Removed tbSdData-Bhv-ea.vhdl. Non-automated tb, tested in complete
verification tb anyway.
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
139 Removed Testbench for unitSdWbSlave. Again: weak tb and it´s tested in
the complete verification environment anyway.
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
138 Removed testbench for unitSdCmd because it was a weak testbench and the
functionality is tested in the SdVerificationTestbench anyway.
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
137 Regression test suite:

Removed unneeded testbenches from the makefile. Only complete reusable
blocks are tested from now on.
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
136 SDHC:
- SdData refactored to use a single counter
- TestWbMaster added to TbdSd (not functional yet)
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
135 Multiple-Inclusion-Protection to SystemVerilog files added
Stops using relative paths in `includes. instead +incdir has to be used.
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
134 SdData: Further refactoring. rkastl 4972d 02h /sdhc-sc-core/trunk/src/
133 SdData: Further refactoring rkastl 4972d 02h /sdhc-sc-core/trunk/src/
132 SdData: Refactoring, not done.
Testbench works again, but does not really test anything.
rkastl 4972d 02h /sdhc-sc-core/trunk/src/
130 SdClockMaster: Formal verification rkastl 4972d 02h /sdhc-sc-core/trunk/src/
129 SdClockMaster: Redesigned, not finished. Tb with PSL assertions. rkastl 4972d 02h /sdhc-sc-core/trunk/src/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.