OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_0/] [rtl/] [vhdl/] - Rev 167

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
167 simplify address range:
- configuration range
- Wishbone range
arniml 7029d 10h /t48/tags/rel_1_0/rtl/vhdl/
166 assign default for state_s arniml 7031d 01h /t48/tags/rel_1_0/rtl/vhdl/
165 add component wb_master.vhd arniml 7032d 00h /t48/tags/rel_1_0/rtl/vhdl/
164 initial check-in arniml 7032d 00h /t48/tags/rel_1_0/rtl/vhdl/
162 Fix bug report:
"Wrong clock applied to T0"
t0_o is generated inside clock_ctrl with a separate flip-flop running
with xtal_i
arniml 7033d 00h /t48/tags/rel_1_0/rtl/vhdl/
161 fix syntax problem that triggers an error with GHDL 0.18 arniml 7064d 04h /t48/tags/rel_1_0/rtl/vhdl/
157 removed obsolete constant arniml 7185d 00h /t48/tags/rel_1_0/rtl/vhdl/
156 added hierarchy t8039_notri arniml 7185d 00h /t48/tags/rel_1_0/rtl/vhdl/
155 initial check-in arniml 7185d 00h /t48/tags/rel_1_0/rtl/vhdl/
153 introduced generic gate_port_input_g
forces masking of P1 and P2 input bus
arniml 7185d 22h /t48/tags/rel_1_0/rtl/vhdl/
150 intruduced hierarchy t8048_notri where all system functionality
except bidirectional ports is handled
arniml 7186d 21h /t48/tags/rel_1_0/rtl/vhdl/
149 update arniml 7186d 21h /t48/tags/rel_1_0/rtl/vhdl/
148 initial check-in arniml 7186d 21h /t48/tags/rel_1_0/rtl/vhdl/
145 remove PROG and end of XTAL2, see comment for details arniml 7224d 00h /t48/tags/rel_1_0/rtl/vhdl/
144 delay db_dir_o by one machine cycle
this fixes the timing relation between BUS data and WR'
arniml 7224d 00h /t48/tags/rel_1_0/rtl/vhdl/
143 Fix bug report:
"RD' and WR' not asserted for INS A, BUS and OUTL BUS, A"
rd is asserted for INS A, BUS
wr is asserted for OUTL BUS, A
P1, P2 and BUS are written in first instruction cycle
arniml 7224d 00h /t48/tags/rel_1_0/rtl/vhdl/
142 deassert rd_q, wr_q and prog_q at end of XTAL3 arniml 7224d 01h /t48/tags/rel_1_0/rtl/vhdl/
138 Fix for:
P1 constantly in push-pull mode in t8048
arniml 7225d 11h /t48/tags/rel_1_0/rtl/vhdl/
134 Fix bug report:
"PSENn Timing"
PSEN is now only asserted for the second cycle if explicitely
requested by assert_psen_s.
The previous implementation asserted PSEN together with RD or WR.
arniml 7267d 20h /t48/tags/rel_1_0/rtl/vhdl/
129 cleanup copyright notice arniml 7330d 03h /t48/tags/rel_1_0/rtl/vhdl/
128 counter_q is not cleared during reset
this would match all different descriptions of the Counter as
a) if the software assumes that the Counter is modified during reset, it
will initialize the Counter anyhow
b) the special case 'Counter not modified during reset' is covered
arniml 7337d 07h /t48/tags/rel_1_0/rtl/vhdl/
120 Fix bug report:
"Program Memory bank can be switched during interrupt"
int module emits int_in_progress signal that is used inside the decoder
to hold mb low for JMP and CALL during interrupts
arniml 7340d 23h /t48/tags/rel_1_0/rtl/vhdl/
119 add int_in_progress_o to entity of int module arniml 7340d 23h /t48/tags/rel_1_0/rtl/vhdl/
108 Fix for:
External Program Memory ignored when EA = 0
arniml 7381d 22h /t48/tags/rel_1_0/rtl/vhdl/
107 tie EA to '1' arniml 7381d 22h /t48/tags/rel_1_0/rtl/vhdl/
106 clean-up use of ea_i arniml 7381d 22h /t48/tags/rel_1_0/rtl/vhdl/
101 assert p2_read_p2_o when expander port is read arniml 7385d 05h /t48/tags/rel_1_0/rtl/vhdl/
100 reorder data_o generation arniml 7385d 05h /t48/tags/rel_1_0/rtl/vhdl/
98 Fix bug "ANL and ORL to P1/P2 read port status instead of port output register" arniml 7385d 06h /t48/tags/rel_1_0/rtl/vhdl/
92 work around bug in Quartus II 4.0 arniml 7386d 05h /t48/tags/rel_1_0/rtl/vhdl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.