OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_1_4/] - Rev 114

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
114 initial check-in arniml 7380d 01h /t48/tags/rel_1_4/
113 generate two ROM files based on address:
+ 0 - 2047 : 2k internal ROM
+ 2048 - 4095 : 2k external ROM
arniml 7386d 10h /t48/tags/rel_1_4/
112 update tb_behav_c0 for new ROM layout arniml 7386d 10h /t48/tags/rel_1_4/
111 split 4k internal ROM into
+ 2k internal ROM
+ 2k external ROM
EA of t48_core is driven by MSB of internal ROM address
if upper 2k block is selected, the system switches to EA mode on the fly
arniml 7386d 10h /t48/tags/rel_1_4/
110 exchange syn_rom for lpm_rom arniml 7386d 10h /t48/tags/rel_1_4/
109 add new bug for release 0.1 BETA arniml 7387d 00h /t48/tags/rel_1_4/
108 Fix for:
External Program Memory ignored when EA = 0
arniml 7387d 00h /t48/tags/rel_1_4/
107 tie EA to '1' arniml 7387d 00h /t48/tags/rel_1_4/
106 clean-up use of ea_i arniml 7387d 00h /t48/tags/rel_1_4/
105 initial check-in
describe bugs of release 0.1 BETA
arniml 7389d 09h /t48/tags/rel_1_4/
104 add white_box directory to test suite arniml 7390d 07h /t48/tags/rel_1_4/
103 add testbench peripherals for P1 and P2
this became necessary to observe a difference between externally applied
port data and internally applied port data
arniml 7390d 07h /t48/tags/rel_1_4/
102 update for changes in address space of external memory arniml 7390d 07h /t48/tags/rel_1_4/
101 assert p2_read_p2_o when expander port is read arniml 7390d 07h /t48/tags/rel_1_4/
100 reorder data_o generation arniml 7390d 07h /t48/tags/rel_1_4/
99 initial check-in arniml 7390d 07h /t48/tags/rel_1_4/
98 Fix bug "ANL and ORL to P1/P2 read port status instead of port output register" arniml 7390d 08h /t48/tags/rel_1_4/
97 initial check-in arniml 7390d 08h /t48/tags/rel_1_4/
96 select dedicated directorie(s) for regression arniml 7391d 05h /t48/tags/rel_1_4/
95 check counter inactivity arniml 7391d 05h /t48/tags/rel_1_4/
94 initial check-in arniml 7391d 05h /t48/tags/rel_1_4/
93 add support for line coverage evaluation with gcov arniml 7391d 06h /t48/tags/rel_1_4/
92 work around bug in Quartus II 4.0 arniml 7391d 06h /t48/tags/rel_1_4/
91 fix edge detector bug for counter arniml 7391d 06h /t48/tags/rel_1_4/
90 intial check-in arniml 7391d 06h /t48/tags/rel_1_4/
89 initial check-in arniml 7405d 02h /t48/tags/rel_1_4/
88 allow memory bank switching during interrupts arniml 7406d 04h /t48/tags/rel_1_4/
87 abort gracfullt if memory bank switching does not work arniml 7406d 04h /t48/tags/rel_1_4/
86 update notice about expander port instructions arniml 7406d 10h /t48/tags/rel_1_4/
85 initial check-in arniml 7406d 10h /t48/tags/rel_1_4/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.