OpenCores
URL https://opencores.org/ocsvn/tv80/tv80/trunk

Subversion Repositories tv80

[/] [tv80/] [trunk/] - Rev 104

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
104 Added basic SystemC environment for testing sample app ghutchis 4870d 21h /tv80/trunk/
103 Updated RTL syntax errors ghutchis 4871d 03h /tv80/trunk/
102 Added environment directory for "localcfg" sample app ghutchis 4871d 05h /tv80/trunk/
101 Added sample application for local config processor ghutchis 4871d 09h /tv80/trunk/
100 Changed do to dout in tv80n, checked in fix for flags bug ghutchis 4902d 07h /tv80/trunk/
99 Fixed setting of flags for LD A, I and LD A, R instructions

Added new testcase ivec_flags to cover new opcodes
ghutchis 4960d 04h /tv80/trunk/
98 Changed malloc for strings with constant length copy, add assertion checks for
null pointers in env memory, and fixed some formatting
ghutchis 5304d 21h /tv80/trunk/
97 Added data in mux, added 16450 UART to environment ghutchis 5309d 01h /tv80/trunk/
96 Added Z80 op decode to environment, enabled by -k switch ghutchis 5309d 06h /tv80/trunk/
95 Updated regression script to use SystemC simulation ghutchis 5311d 01h /tv80/trunk/
94 Ported over env_io.v from Verilog environment to tv_responder.
Basic tests from Verilog environment (hello, fib) now passing in
SystemC environment.
ghutchis 5313d 02h /tv80/trunk/
93 Added common header file for all systemc environment ghutchis 5314d 01h /tv80/trunk/
92 Added responder to top level, beginning of support for ihex load ghutchis 5318d 02h /tv80/trunk/
91 Preliminary support for SystemC/Verilator environment ghutchis 5318d 04h /tv80/trunk/
90 Fixed syntax errors in core preventing Verilator from compiling.
Added new capability to register generator to make registers which
latch on an external event. Removed spurious copyright notice.
ghutchis 5318d 04h /tv80/trunk/
89 RTL and environment fixes for nmi bug ghutchis 5338d 07h /tv80/trunk/
88 Fixed bug introduced by conversion of mcycle to one-hot FSM ghutchis 5339d 22h /tv80/trunk/
87 Added additional ifdef signals to remove unneede R (refresh) register ghutchis 5355d 06h /tv80/trunk/
84 New directory structure. root 5578d 17h /tv80/trunk/
83 Some fixes from Guy-- replace case with casex. hharte 5652d 00h /trunk/
82 Clean up spacing hharte 5661d 20h /trunk/
81 Initial version of TV80 Wishbone Wrapper hharte 5661d 20h /trunk/
80 Misc. code clean-up on mcode to make code smaller and (hopefully)
more readable.
ghutchis 6761d 08h /trunk/
79 Added JR self-checking test ghutchis 6761d 08h /trunk/
78 Hajime Ishitani pointed out missing invert on cs_n signal ghutchis 6804d 10h /trunk/
77 Added back files lost after server crash ghutchis 6836d 04h /trunk/
75 Modified environment I/O so multicycle wr_n signals are only seen as
a single write.
ghutchis 6915d 10h /trunk/
74 Changed default for T2Write to be 1, to match expected behavior for
most users.
ghutchis 6915d 11h /trunk/
73 Added RC4 encrypt/decrypt test ghutchis 6927d 06h /trunk/
72 Added copyright header ghutchis 6927d 06h /trunk/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.