OpenCores
URL https://opencores.org/ocsvn/tv80/tv80/trunk

Subversion Repositories tv80

[/] [tv80/] [trunk/] [rtl/] - Rev 107

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
107 Fixed memory contention between config interface and TV80 during write ghutchis 4856d 07h /tv80/trunk/rtl/
105 Fixed bugs after environment bringup ghutchis 4856d 08h /tv80/trunk/rtl/
103 Updated RTL syntax errors ghutchis 4856d 14h /tv80/trunk/rtl/
101 Added sample application for local config processor ghutchis 4856d 20h /tv80/trunk/rtl/
100 Changed do to dout in tv80n, checked in fix for flags bug ghutchis 4887d 18h /tv80/trunk/rtl/
90 Fixed syntax errors in core preventing Verilator from compiling.
Added new capability to register generator to make registers which
latch on an external event. Removed spurious copyright notice.
ghutchis 5303d 16h /tv80/trunk/rtl/
89 RTL and environment fixes for nmi bug ghutchis 5323d 18h /tv80/trunk/rtl/
88 Fixed bug introduced by conversion of mcycle to one-hot FSM ghutchis 5325d 09h /tv80/trunk/rtl/
87 Added additional ifdef signals to remove unneede R (refresh) register ghutchis 5340d 17h /tv80/trunk/rtl/
84 New directory structure. root 5564d 05h /tv80/trunk/rtl/
83 Some fixes from Guy-- replace case with casex. hharte 5637d 11h /trunk/rtl/
82 Clean up spacing hharte 5647d 07h /trunk/rtl/
81 Initial version of TV80 Wishbone Wrapper hharte 5647d 07h /trunk/rtl/
80 Misc. code clean-up on mcode to make code smaller and (hopefully)
more readable.
ghutchis 6746d 19h /trunk/rtl/
78 Hajime Ishitani pointed out missing invert on cs_n signal ghutchis 6789d 21h /trunk/rtl/
74 Changed default for T2Write to be 1, to match expected behavior for
most users.
ghutchis 6900d 22h /trunk/rtl/
71 Ported UART from T80 ghutchis 6973d 21h /trunk/rtl/
65 Major restructuring of simple_gmii block.

1) Changed simple_gmii block to simple_gmii_core
2) Migrated RAM instances out of core into top level
3) Removed CPU interface logic and created CPU interface block using
register generator
4) Changed status register to interrupt register and added interrupt
logic
ghutchis 7032d 16h /trunk/rtl/
60 Added ifdef TV80_REFRESH, to remove refresh logic by default. Also
ran untabify to remove tabs from source code.
ghutchis 7067d 20h /trunk/rtl/
58 Made TX path async
Made TX clock input instead of output
ghutchis 7107d 07h /trunk/rtl/
52 Added simple GMII-like interface for testing ghutchis 7109d 13h /trunk/rtl/
45 Added negedge version of top ghutchis 7124d 17h /trunk/rtl/
33 Added missing IncDec controls to OUTI/OUTD instructions ghutchis 7152d 14h /trunk/rtl/
24 tv80s.v ghutchis 7181d 07h /trunk/rtl/
23 Completed conversion to one-hot encoding ghutchis 7193d 21h /trunk/rtl/
22 Changed starting state for one-hot tstate ghutchis 7193d 21h /trunk/rtl/
21 Replaced encoded states with one-hot ghutchis 7194d 21h /trunk/rtl/
4 Removed obsolete top level ghutchis 7322d 18h /trunk/rtl/
2 Initial commit ghutchis 7322d 21h /trunk/rtl/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.