OpenCores
URL https://opencores.org/ocsvn/xulalx25soc/xulalx25soc/trunk

Subversion Repositories xulalx25soc

[/] [xulalx25soc/] [trunk/] [rtl/] [cpu/] - Rev 118

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
118 Lots of changes. The biggest are to the CPU: MPYxHI instructions are now
verified to be working, ILLegal instructions stop at the right location,
the STEP bit no longer self-clears, etc. Other changes cleaned up the
internal documentation and removed parameters that should only have local
scope from the global parameter list. The NEW_INSTRUCTION_SET was also
removed from the CPU, since ... it's been new for too long to really be new
anymore.
dgisselq 2778d 16h /xulalx25soc/trunk/rtl/cpu/
117 Updates, to include new README and bench/cpp/Makefile that doesnt depend upon
a static VERILATOR_ROOT location.
dgisselq 2803d 07h /xulalx25soc/trunk/rtl/cpu/
113 Lots of updates, mostly focused on getting the XuLA board and CPU able to pass
a comprehensive test suite. At this point, everything passes and logic usage
is down even. Among the few changes includes the "break" bit in the uCC
register, used to indicate a switch to supervisor mode occurred as a result
of a user break, and the ability for the supervisor to clear the instruction
cache.
dgisselq 2896d 09h /xulalx25soc/trunk/rtl/cpu/
98 Updated copyright notices for the new year, to reflect that changes have been
made in 2016.
dgisselq 2905d 04h /xulalx25soc/trunk/rtl/cpu/
89 Bug fixes, following the adf_ce logic combining ALU/DIVIDE/FPU pipeline logic
into one register, this fixes that logic so that instructions without their
condition fulfilled are still "executed" and marked as done.
dgisselq 2928d 08h /xulalx25soc/trunk/rtl/cpu/
87 Placed the interrupt into the carry chain for less logic area. dgisselq 2928d 08h /xulalx25soc/trunk/rtl/cpu/
86 Fine tuning the `defines, so that you can build pipelined without pipelined
bus access and so forth.
dgisselq 2928d 08h /xulalx25soc/trunk/rtl/cpu/
73 Simplified logic. dgisselq 2934d 04h /xulalx25soc/trunk/rtl/cpu/
72 Sets XULA25 as the default. dgisselq 2934d 04h /xulalx25soc/trunk/rtl/cpu/
70 Cosmetic (minor) update. dgisselq 2934d 04h /xulalx25soc/trunk/rtl/cpu/
69 Massive logic simplification. This is also the first (verified) working
version.
dgisselq 2934d 04h /xulalx25soc/trunk/rtl/cpu/
68 Fixes the debug ack line, so it no longer acks when there isn't a dbg_stb.
Fixed the multiply option parameter, so it sets a 3-clock multiply properly.
Adjusted the watchdog timer so that it now produces a timer that doesn't
reload--since this is pointless for a watchdog. Finally, connects a reset
line to the DMA, to make certain that resetting the CPU will also reset any
ongoing DMA operation.
dgisselq 2934d 04h /xulalx25soc/trunk/rtl/cpu/
67 Simplifies logic, and guarantees that the minimum set value will always
produce an int. For example, if the count was X before, setting X-1 wouldn't
produce an interrupt since it had passed. Now it produces an interrupt, and
keeps the next interrupt valid.
dgisselq 2934d 04h /xulalx25soc/trunk/rtl/cpu/
66 Simplified logic (barely). dgisselq 2934d 04h /xulalx25soc/trunk/rtl/cpu/
65 Makes the auto-reload feature a parameterized (generic) feature, so the same
code will work for both auto-reloadable and non-autoreloadable (i.e. watchdog)
timers.
dgisselq 2934d 04h /xulalx25soc/trunk/rtl/cpu/
62 Removed the pipe logic from the non-pipelined version, and made the NOOP a
specific ALU instruction so that the PC is always properly updated.
dgisselq 2934d 05h /xulalx25soc/trunk/rtl/cpu/
61 Fixed the timing control wires: busy and valid will never both be true. Busy
will be true (now) until valid is asserted, and busy will never not be
asserted until valid is true.
dgisselq 2934d 05h /xulalx25soc/trunk/rtl/cpu/
60 LONG_MPY upgrade. This is part of swapping out the LDIHI instruction for a
MPY, and the MPYS and MPYU instructions for MPYSHI and MPYUHI respectively.
dgisselq 2934d 05h /xulalx25soc/trunk/rtl/cpu/
52 This brings the XuLA2-LX25 SoC up to speed with the rest of the ZipCPU, and
prepares it for the 32x32 bit multiply instruction set change.
dgisselq 2982d 05h /xulalx25soc/trunk/rtl/cpu/
51 Lots of bug fixes. The ugliest were in the prefetch cache, where instructions
from one cache line were being issued as valid in another. Other fixes include
pipeline fixes so that LOD (Rx),Rx; LOD(Rx),Rx works, and more. Finally, the
decode was adjusted so that brev no longer affects the flags.
dgisselq 2992d 03h /xulalx25soc/trunk/rtl/cpu/
50 Updates to fix some broken early branching code, both in idecode and pfcache. dgisselq 3001d 06h /xulalx25soc/trunk/rtl/cpu/
46 This is a bug fix release--fixing the bug that kept dumpsdram.cpp/wbsdram.v
from working when long pipelined reads were interrupted by the necessity of
a pair of refresh cycles.
dgisselq 3012d 08h /xulalx25soc/trunk/rtl/cpu/
45 Minor cosmetic change, eliminates a warning in Xilinx's XISE but offers no
functional difference.
dgisselq 3016d 04h /xulalx25soc/trunk/rtl/cpu/
31 A bug fix, although one that rearranges the bus. The first four I/O locations
have been adjusted. The new locations are reflected in wishbone.html. In
addition, the PWM and UART devices no longer create bus errors when accessed.
Finally, this version uses a `define XULA25 to determine whether or not to build
for the XuLA2-LX9 or the XuLA2-LX25. If defined, it will build for the
XuLA2-LX25. If not, for the XuLA2-LX9. The ideal location for this define
would be to place it into your Xilinx configuration, should you wish to build
for the LX25.
dgisselq 3024d 07h /xulalx25soc/trunk/rtl/cpu/
26 Some bug fixes, and the long jump early branching integration. dgisselq 3025d 07h /xulalx25soc/trunk/rtl/cpu/
23 This fixes a bug in the early branching system, and clarifies that early
branch instructions will not affect the flags. It's a basic bug fix update.
dgisselq 3033d 17h /xulalx25soc/trunk/rtl/cpu/
21 Files, not links, to replace what were once broken links in this project. dgisselq 3086d 16h /xulalx25soc/trunk/rtl/cpu/
19 Step one in fixing soft link poblems. The following files were soft links,
and not brought into the svn repository properly. They'll be replaced in the
next update with their full sources.
dgisselq 3086d 17h /xulalx25soc/trunk/rtl/cpu/
2 A very first, albeit incomplete, build. dgisselq 3095d 02h /xulalx25soc/trunk/rtl/cpu/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.