OpenCores
URL https://opencores.org/ocsvn/amber/amber/trunk

Subversion Repositories amber

[/] - Rev 85

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
85 Fixed bug with accigning the mac address value csantifort 3353d 07h /
84 Fixed some typos - no functional change csantifort 3353d 07h /
83 Fixed bug with carry bit - now only use the carry bit as an input to specific instruments that use it - add with carry and subtract with carry csantifort 3353d 08h /
82 Fixed overflag bug, ldmia user regs bug and status_bits_mode set on non-ececuting command bug csantifort 3366d 20h /
81 Make the tcp functionality more like a normal sockets implementation. csantifort 4030d 22h /
80 Enhanced boot-loader-ethmac to handle any number of telnet connections. csantifort 4045d 00h /
79 Added msc flash file csantifort 4045d 05h /
78 Added a serial debug port (using UART0) to boot-loader-ethmac csantifort 4045d 07h /
77 Added new a23 source files to sim and synthesis source lists. csantifort 4047d 03h /
76 Split the spec document into a processor core spec, and a user guide. csantifort 4047d 04h /
75 Fixed scripts after renaming boot-loader to boot-loader-serial csantifort 4053d 01h /
74 The patch implements barrel shifter using rotate as a main primitive.
The design was optimized for Altera Cyclone III FPGA and can be reused
with other FPGA vendors and products.
The patch integrates the FPGA-optimized barrel shifter into the
Amber 23 core when it is build for Altera FPGA.

The patch reduces footprint from 1178 to 339 LEs keeping Fmax at 57-60 MHz.

Contributed by: Dmitry Tarnyagin <dmitry.tarnyagin@lockless.no>
csantifort 4053d 02h /
73 The patch introduces a new configuration option `A23_RAM_REGISTER_BANK,
which controls instantiation of Amber 23 register bank.
If the option is set, a ram-based variant of the register bank is instantiated.
It can be useful in low-end FPGA designs, where flipflops and muxes are costly.

Altera Cyclone III resource utilization:
- flipflop-based register bank: 1583 combinationals + 856 registers
- ram-based register bank: 268 combinationals + 156 registers

Contributed by Dmitry Tarnyagin <dmitry.tarnyagin@lockless.no>
csantifort 4053d 02h /
72 5 bit "OH_USR" constant was used when 2 bit "USR" should be used.
Both of the constants are 0.
The fault was introduced by ram-based register bank commit.
Contributed by: Dmitry Tarnyagin <dmitry.tarnyagin@lockless.no>
csantifort 4053d 02h /
71 Original Amber 23 core uses asyncronous implementation of register bank.
It leads to some problems with ram-based implementation of the register bank,
because at least Altera FPGAs uses syncronous ram blocks, so the whole address
needs to be latched.

The patch exposes non-registered versions of register select signals to the
register bank, so the bank can build address and latch it in the syncronous
ram input register.

The patch is a pre-requisite for ram-based register bank implementation on Altera FPGA.

Contributed by Dmitry Tarnyagin <dmitry.tarnyagin@lockless.no>
csantifort 4053d 02h /
70 The mlas_bug testcase tried to use stack without setting stack pointer
register, causing unpredictable behavoiur.
The patch uses an expilict stack area for the test.
Contributed by: Dmitry Tarnyagin <dmitry.tarnyagin@lockless.no>
csantifort 4053d 02h /
69 Updated the spec for ISE 14.5, boot-loader-ethmac. csantifort 4053d 02h /
68 Remove modelsim files. Only supporting Xilinx isim now. csantifort 4053d 03h /
67 renamed boot-loader.c to boot-loader-serial.c csantifort 4053d 03h /
66 Remove the stand-alone ethmac test. Use boot-loader-ethmac instead to verify ethmac functionality. csantifort 4053d 04h /
65 Renamed boot-loader to boot-loader-serial csantifort 4053d 04h /
64 Support latest Xilinx ISE 14.5 software. csantifort 4053d 04h /
63 Add support for Xilinx ISim Verilog simulator.
Remove Virtex-6 files.
csantifort 4053d 08h /
62 Added source for amber-pkt2mem csantifort 4205d 21h /
61 Add new netowkr based boot loader.
Remove support for Virtex. Spartan 6 only now.
csantifort 4340d 03h /
60 Bug fix; removed a combinational loop from the a25_decode logic. csantifort 4557d 23h /
59 Added modelsim script for reloading a wlf file after a simulation has been rerun. csantifort 4627d 20h /
58 Use TB.clk_count for the decompiler messages and removed the local counter csantifort 4628d 00h /
57 Add some debug messages csantifort 4628d 00h /
56 Remove the timeouts file from svn. Its an output file and gets now just gets created automatically
when sims are run for the first time.
csantifort 4628d 00h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.