OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] - Rev 92

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
92 temp version. mohor 7489d 09h /
91 tmp version. mohor 7490d 04h /
90 tmp version. mohor 7490d 23h /
89 temp4 version. mohor 7492d 04h /
88 temp3 version. mohor 7492d 23h /
87 tmp2 version. mohor 7494d 04h /
86 Tmp version. mohor 7507d 00h /
85 New directory structure. New debug interface. mohor 7507d 01h /
84 Removed files that are not needed any more. mohor 7507d 01h /
83 Small fix. mohor 7507d 01h /
82 New directory structure. New version of the debug interface. mohor 7507d 01h /
81 New directory structure. New version of the debug interface.
Files that are not needed removed.
mohor 7507d 01h /
80 New version of the debug interface. Not finished, yet. mohor 7507d 02h /
79 This commit was manufactured by cvs2svn to create tag 'rev_11'. 7567d 22h /
78 This commit was manufactured by cvs2svn to create tag 'old_debug'. 7567d 22h /
77 MBIST chain connection fixed. mohor 7567d 22h /
76 This commit was manufactured by cvs2svn to create tag 'rel_10'. 7568d 00h /
75 Simulation files. mohor 7568d 00h /
74 Removed. mohor 7568d 00h /
73 CRC logic changed. mohor 7568d 00h /
72 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7570d 07h /
71 Mbist support added. simons 7570d 07h /
70 A pdf copy of existing doc document. simons 7577d 09h /
69 WBCNTL added, multiple CPU support described. simons 7597d 22h /
68 This commit was manufactured by cvs2svn to create tag 'rel_8'. 7603d 02h /
67 Lower two address lines must be always zero. simons 7603d 02h /
66 This commit was manufactured by cvs2svn to create tag 'rel_7'. 7604d 02h /
65 WB_CNTL register added, some syncronization fixes. simons 7604d 02h /
64 This commit was manufactured by cvs2svn to create tag 'rel_6'. 7624d 03h /
63 Three more chains added for cpu debug access. simons 7624d 03h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.