OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] - Rev 291

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
291 Added Notepad++ language definition file for the Open8_II ISA jshamlet 1116d 01h /
290 Added an additional generic "Rotation_Ignores_Carry" that removes the carry logic from the ROL/ROR instructions such that they now rotate 'normally',
Added an alias for PSR_GP4 named PSR_S, as it is now used to switch the function of the RSP instruction. The internal opcode hasn't changed, but it allows assembly code to use PSR_S or BRS/BNS when performing RSP related operations.
jshamlet 1116d 01h /
289 Added back the delay for the cursor home command, since it is slow on most Hitachi compatible LCD panels. jshamlet 1133d 12h /
288 Removed hard-wired R/Wn output and replaced it with a note that the R/Wn line must be tied low either in firmware or on the board. jshamlet 1134d 08h /
287 Fixed mangled comments and revisioning dates. jshamlet 1135d 08h /
286 Added initial cut of a "universal" character LCD driver. Allows for adjustment of address setup, enable high, and cycle times. Also has built-in timers for handling timing on certain commands. jshamlet 1135d 08h /
285 Added checksum byte to vector tx/rx to avoid issues with serial line noise glitching the receiver. Also modified the transmitted to take any generic argument, rather than canned arguments. jshamlet 1142d 11h /
284 Corrected the vhdl unit name and description for o8_7seg.vhd jshamlet 1255d 22h /
283 Altered SDLC bitclock check on TX to NOT block when tested by software, but to instead ignore packet write requests if BClk_Okay is low. This allows software to continue checking BClk_Okay in a polling loop. jshamlet 1259d 10h /
282 Modified the SDLC core transmit states to have consistent naming. jshamlet 1259d 10h /
281 Added pre-initialization to the dual-port RAM signals. jshamlet 1259d 13h /
280 Got rid of silly aliases that connected the dual-port memory and the arbitration logic. jshamlet 1259d 13h /
279 More comment cleanup jshamlet 1260d 10h /
278 Flattened the SDLC interface to fewer files and eliminated the package file. jshamlet 1261d 04h /
277 Fixed documentation errors related to flags. The UPP ALU instruction only alters the C flag, not the Z or N flags. This implies that using indexed loads or stores with auto post-increment will potentially alter the C flag. jshamlet 1261d 10h /
276 More comment fixes jshamlet 1296d 07h /
275 Fixed a minor comment error. jshamlet 1298d 01h /
274 Updated comments with more corrections jshamlet 1298d 08h /
273 Updated comments with corrections jshamlet 1298d 10h /
272 Updated the HTML documentation to reflect the removed generic. jshamlet 1308d 09h /
271 Removed deleted generic define. jshamlet 1308d 09h /
270 Moved CPU internal constants to o8_cpu.vhd and replace the generic that set the RSP direction flag with a constant instead. This removes the need to expose internal architectural flags externally.

Also added a hard-coded version register that takes a major and minor value as bytes using generics. This is a read-only register to the CPU.
jshamlet 1308d 09h /
269 Modified the write data path to use separate enumerated states rather than reuse the .reg field to improve performance. jshamlet 1310d 23h /
268 Added a 16-input external interrupt manager and dedicated SPI tx-only transmitter (for use with DACs, etc.). Also updated the soft-DACs with cleaned up HDL. jshamlet 1310d 23h /
267 Corrected the file description to indicate this is an example package. jshamlet 1310d 23h /
266 Accidentally uploaded incorrect example file for Open8_cfg.vhd jshamlet 1311d 00h /
265 Fixed a bug where "reg" wasn't being initialized with Poly_Init at reset. jshamlet 1403d 08h /
264 Updated comments jshamlet 1413d 05h /
263 Fixed a very old bug in the CPU core where autoincrements weren't affecting the upper register in the pair, causing it to loop around the lower 256 bytes. This only affected LDX/LDO, as the proper ALU signals were being generated in STO/STX and UPP. Wow, that bug has been in there for AGES.

Also separated the SDLC TX and RX interrupts so that they could be handled separately.
jshamlet 1413d 06h /
262 Added comments to LCD controllers - specifically that reading either register 0 or 1 will return the ready status. This code was already present, but not mentioned in the register map. jshamlet 1422d 09h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.