OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] - Rev 1625

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
1625 First Import of uClinux for RC20x board jcastillo 6844d 11h /
1624 First Import of uClinux for RC20x board jcastillo 6844d 11h /
1623 First Import of uClinux for RC20x board jcastillo 6844d 11h /
1622 First Import of uClinux for RC20x board jcastillo 6844d 11h /
1621 First Impot jcastillo 6844d 12h /
1620 Added SMC91C111 LAN Chip Interruption to work with uClinux jcastillo 6849d 08h /
1619 Fixed types in function declaration jcastillo 6849d 13h /
1618 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6849d 20h /
1617 *** empty log message *** phoenix 6849d 20h /
1616 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6849d 20h /
1615 *** empty log message *** phoenix 6849d 20h /
1614 CI should not be set in dMMU translation tables or one gets different behaviour with dMMU on or off in case data cache is enabled. care should be taken for addresses higher than 0x7fff_ffff where the situation is just reversed. (since or1200 does not cache upper half of address space if there is no dMMU) phoenix 6859d 21h /
1613 change default phoenix 6865d 06h /
1612 major optimizations for or32 target phoenix 6865d 07h /
1611 This commit was manufactured by cvs2svn to create tag 'stable_0_2_0_rc2'. 6868d 08h /
1610 Update ChangeLog nogj 6868d 08h /
1609 0.2.0-rc2 release nogj 6868d 08h /
1608 Avoid scheduleing too many jobs, potentially underflowing the scheduler stack nogj 6869d 02h /
1607 Don't drop cycles from the scheduler nogj 6869d 02h /
1606 fix uninitialized reads phoenix 6869d 07h /
1605 Execute l.ff1 instruction nogj 6876d 03h /
1604 Fix dumphex/dumpverilog to not do unaligned memory access nogj 6876d 03h /
1603 Accept EM_OPENRISC as a valid machine nogj 6877d 07h /
1602 Corrected description of l.sfXXui (arch manual had a wrong description compared to behavior implemented in or1ksim/gcc/or1200). Removed Atomicity chapter. lampret 6878d 05h /
1601 fixed description of l.sfXXXi lampret 6878d 06h /
1600 Corrected mistake in pin assignation due to typo error in RC203 manual jcastillo 6886d 07h /
1599 Corrected Syn Script to add MMU memories jcastillo 6886d 13h /
1598 Handle ethernet addresses as an address and not as an int nogj 6888d 04h /
1597 Fix parsing the destination register nogj 6888d 05h /
1596 Fix handling of eof in the sim cli nogj 6888d 05h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.