OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] - Rev 95

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
95 Removed this file, because it was too large - long download time. mihad 7686d 10h /
94 Changed one critical PCI bus signal logic. mihad 7686d 10h /
93 Added a test application! mihad 7686d 17h /
92 Update! mihad 7686d 18h /
91 WebPack 5.2 constraint file for PCI CRT application was contributed by Uwe Bonnes (bon@elektron.ikp.physik.tu-darmstadt.de) tadejm 7722d 08h /
90 WebPack 5.2 project file for PCI CRT application was contributed by Uwe Bonnes (bon@elektron.ikp.physik.tu-darmstadt.de) tadejm 7722d 08h /
89 Burst 2 error fixed. mihad 7758d 08h /
88 Added the reset value parameter to the synchronizer flop module.
Added resets to all synchronizer flop instances.
Repaired initial sync value in fifos.
mihad 7764d 07h /
87 Updated acording to RTL changes. mihad 7776d 05h /
86 Entered the option to disable no response counter in wb master. mihad 7776d 05h /
85 Changed Vendor ID defines. mihad 7776d 09h /
84 Changed vendor ID. mihad 7780d 03h /
83 Cleaned up the code. No functional changes. mihad 7805d 02h /
82 This commit was manufactured by cvs2svn to create tag 'rel_5'. 7818d 22h /
81 Updated synchronization in top level fifo modules. mihad 7818d 22h /
80 This commit was manufactured by cvs2svn to create tag 'rel_4'. 7822d 03h /
79 Updated. mihad 7822d 03h /
78 Old files with wrong names removed. mihad 7822d 03h /
77 Changed module and file names. Updated scripts accordingly. FIFO synchronizations changed. mihad 7822d 03h /
76 TRDY output delay was 10 instead of 11. Repaired. mihad 7825d 03h /
75 Include statement moved out of off/on pragma as reported by Uwe. mihad 7828d 04h /
74 This commit was manufactured by cvs2svn to create tag 'rel_3'. 7828d 04h /
73 Bug fixes, testcases added. mihad 7828d 04h /
72 *** empty log message *** mihad 7875d 08h /
71 Changed the code a bit to make it more readable.
Functionality not changed in any way.
More robust synchronization in fifos is still pending.
mihad 7883d 00h /
70 This commit was manufactured by cvs2svn to create tag 'rel_2'. 7920d 07h /
69 Changed BIST signal names etc.. mihad 7920d 07h /
68 Changed wrong signal name scanb_sen into scanb_en. tadejm 7923d 17h /
67 Changed BIST signals for RAMs. tadejm 7923d 21h /
66 Changed empty status generation in pciw_fifo_control.v mihad 7927d 08h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.