OpenCores
URL https://opencores.org/ocsvn/potato/potato/trunk

Subversion Repositories potato

[/] - Rev 32

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
32 Prevent jumping/branching when stalling skordal 3315d 19h /
31 Prevent flushing the pipeline if it is stalling skordal 3315d 20h /
30 Add testcase for a combination of instructions that fail when using cache skordal 3318d 01h /
29 Add reset functionality for the WB arbiter state machine skordal 3320d 20h /
28 Add rudimentary User's manual skordal 3326d 19h /
27 Prevent exceptions from being taken while stalling skordal 3326d 21h /
26 Prevent exceptions from being taken while stalling

Jumping to an exception handler while stalling and waiting for a load/store
instruction to finish can cause undefined results from the load/store
instruction. This actually fixes the issue mentioned in revision r20.
skordal 3327d 00h /
25 Add placeholder cache modules and a wishbone arbiter skordal 3329d 05h /
24 Remove unused STRINGIFY macros skordal 3329d 18h /
23 Create branch to use for implementing a cache skordal 3329d 18h /
22 Fix the potato_get_badvaddr() macro skordal 3329d 18h /
21 Upgrade the example design to use a 60 MHz system clock skordal 3329d 19h /
20 Fix SHA256 benchmark crash by storing all registers on exception handler entry

This problem will disappear when the processor is updated to conform to the
new supervisor specification, which will allow us to use a compiler that
conforms to the new "official" ABI.
skordal 3329d 19h /
19 SHA256 benchmark: allow compiler to inline at will skordal 3329d 19h /
18 instr_misalign_check: add do_jump to sensitivity list skordal 3331d 19h /
17 Improve detection of unaligned instructions skordal 3336d 02h /
16 Correct grammar in source code comment skordal 3336d 02h /
15 SHA256 benchmark: fix Makefile syntax error skordal 3342d 18h /
14 Improve detection of invalid instructions skordal 3342d 19h /
13 Add SHA256 benchmark code skordal 3343d 00h /
12 Update example design with correct bug-report URL and testbenches skordal 3343d 02h /
11 Correct FIFO file header skordal 3343d 02h /
10 Add missing FIFO module skordal 3347d 20h /
9 Remove dependency on a non-existent target in the Makefile skordal 3347d 20h /
8 Clarify instruction ROM naming in the example design README skordal 3354d 22h /
7 Add test design for the Nexys 4 board from Digilent skordal 3354d 23h /
6 Add ISA tests skordal 3354d 23h /
5 Update the README, remove .md extension skordal 3357d 04h /
4 Add license skordal 3357d 04h /
3 Fix bug reporting URL skordal 3357d 05h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.