OpenCores
URL https://opencores.org/ocsvn/simpcon/simpcon/trunk

Subversion Repositories simpcon

[/] - Rev 26

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
26 New directory structure. root 5568d 14h /
25 clearification of simple read timing martin 6051d 05h /
24 remived JOP library references martin 6105d 05h /
23 no message martin 6107d 07h /
22 update with Austrochip paper content and VHDL file descriptions martin 6111d 20h /
21 VHDL update martin 6111d 21h /
20 VHDL update martin 6111d 23h /
19 moved to JOP handbook martin 6111d 23h /
18 update from JOP martin 6284d 22h /
17 SimpCon - Wishbone bridge martin 6735d 06h /
16 Minimum SimpCon IO example martin 6735d 06h /
15 ISA bus example (used to connect the CS8900 Ethernet chip) martin 6735d 06h /
14 renamed to scio_min.vhd martin 6735d 06h /
13 no message martin 6744d 10h /
12 more IO examples martin 6758d 09h /
11 no message martin 6758d 09h /
10 Removed Flash ports martin 6763d 01h /
9 Generic decoding and data mux martin 6764d 11h /
8 Test IO slave and simple IO top martin 6764d 13h /
7 Changed signal names to use the names from the specification. martin 6766d 05h /
6 Signal section added martin 6766d 08h /
5 Add document sources to the project martin 6766d 08h /
4 A 32-bis static RAM slave with read pipeline level 2 martin 6766d 15h /
3 This commit was manufactured by cvs2svn to create tag 'arelease'. 6766d 15h /
2 no message martin 6766d 15h /
1 Standard project directories initialized by cvs2svn. 6766d 15h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.