OpenCores
URL https://opencores.org/ocsvn/virtex7_pcie_dma/virtex7_pcie_dma/trunk

Subversion Repositories virtex7_pcie_dma

[/] - Rev 47

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
47 Deleted all files, the repository was moved to Nikhef Gitlab, files will come back to OpenCores when it supports git. fransschreuder 1001d 13h /
46 New Vivado version, changed regmap clock, added byte enable to regmap
* Updated wupper for Vivado 2018.1
* Byte enable on registermap is now supported
* Fixed i2c mux reset (inversion) on VC709 board
* Regmap is now running on 25 MHz for better timing, this was 41.6 MHz
* registers can now be disabled at build time using the generate statement in the .yaml file
fransschreuder 1848d 11h /
45 Fixed duplicate driver and Vivado 2018.1 PCIe core fransschreuder 1872d 18h /
44 EDITED: added image size aborga 1960d 10h /
43 ADDED: README.md to be parsed by the OC project page aborga 1960d 15h /
42 Added filter in wuppercodegen in order to generate 2d arrays of registers fransschreuder 2305d 15h /
41 Added brief description of Wishbone broel 2405d 15h /
40 Updated comment header for syscon. broel 2405d 16h /
39 Added Wishbone bus to Wupper plus a Wishbone memory as an example. broel 2409d 11h /
38 Fixed include of stdint.h broel 2417d 18h /
37 * Added WupperCodeGen, a tool to generate the registermap vhdl, c++ and latex doc from a single .YAML file
* Fixed bug: crash when polling enable bits while transferring DMA in two directions at the same time
* Code cleanup
* Updated documentation with WupperCodeGen
fransschreuder 2418d 10h /
36 Updated documentation fransschreuder 2753d 11h /
35 FIXED:
* PCIe lock when reading registers on a high frequency
* Added threshold registers for Prog Full of the FromHost fifo
* Code cleanup
fransschreuder 2807d 16h /
34 FIXED:
* Wrong TLP length reported on register writes
* Two simultaneous interrupts were not handled
* XADC wizard for ultrascale devices

Added:
* Added voltage (int, aux, bram) readout on XADC wizards
fransschreuder 2913d 11h /
33 ADDED:
-- supportedtools.tex, again to test the OC repo
aborga 2958d 10h /
32 MODIFIED:
-- minor things just to test OC svn repo
aborga 2958d 10h /
31 Added example application documentation. oussamak 3052d 11h /
30 Added:
* Wupper GUI with speed test and chain test
* Added wupper-dma-transfer, wupper-chaintest and wupper-write
* Several bug fixes in the Wupper tools
oussamak 3052d 12h /
29 Improved application to reflect both up and down transfers fransschreuder 3094d 10h /
28 Added registermap reset fransschreuder 3094d 12h /
27 Fixed:
* BUG 2580: Missing packets in receive (PC => FPGA) path

Changed:
* Client tags now handled by Xilinx IP core
* fifo signals to reflect upfifo and downfifo naming
fransschreuder 3094d 15h /
26 Added sys_clk constraint fransschreuder 3094d 17h /
25 Added scripts and constraints for KCU105 fransschreuder 3094d 17h /
24 Added:
* Support for KCU105 board in code
TODO
* Add constraints and build scripts for KCU105
fransschreuder 3095d 11h /
23 Fixed reset of application registers fransschreuder 3152d 16h /
22 Added dma_soft_reset to trigger register resets fransschreuder 3158d 16h /
21 Fixed BUG http://opencores.org/bug,view,2562 fransschreuder 3167d 13h /
20 Fixed:
* Missing packets if the fifo goes empty during a TLP
* Dynamically change the empty threshold of the main fifo to TLP size
fransschreuder 3181d 12h /
19 * driver/README updated oussamak 3187d 14h /
18 Changed:
* Added drivers
* Added Wupper tools for debugging
* Added card ID register
oussamak 3187d 16h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.